SG6901A #### **FEATURES OVERVIEW** - Interleaved PFC/PWM switching - Low start-up and operating current - Innovative switching charge multiplier-divider - Multi-vector control for improved PFC output transient response - Average-current-mode control for PFC - Programmable two-level PFC output voltage - PFC over-voltage and under-voltage protections - PFC and PWM feedback open-loop protection - Cycle-by-cycle current limiting for PFC/PWM - Slope compensation for PWM - Constant power limit for PWM - Brownout protection - Over-temperature protection (OTP) #### **APPLICATIONS** - Switching Power Supplies with Active PFC and Standby Power - High-Power Adaptors #### **DESCRIPTION** The highly integrated SG6901A is designed for power supplies with boost PFC and flyback PWM. It requires very few external components to achieve versatile protections. It is available in a 20-pin SOP package. The patented interleave-switching feature synchronizes the PFC and PWM stages and reduces switching noise. For PFC stage, the proprietary multi-vector control scheme provides a fast transient response in a low-bandwidth PFC loop, in which the overshoot and undershoot of the PFC voltage are clamped. If the feedback loop is broken, the SG6901A shuts off PFC to prevent extra-high voltage on output. Programmable two-level output voltage control reduces the PFC output voltage at low line input to increase the efficiency of the power supply. For the flyback PWM, the synchronized slope compensation ensures the stability of the current loop under continuous-conduction-mode operation. Built-in line-voltage compensation maintains constant output-power limit. Hiccup operation during output overloading is also guaranteed. In addition, SG6901A provides protection functions, such as brownout and RI pin open/short protection. #### **Typical Application** SG6901A ## **MARKING DIAGRAMS** ## **PIN CONFIGURATION** #### **ORDERING INFORMATION** | Part Number | Pb-Free | Package | |-------------|---------|------------| | SG6901ASZ | | 20-pin SOP | SG6901A ## **PIN DESCRIPTIONS** | 1 | | T | |---------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No. | Туре | Function | | 1 | Line-Voltage<br>Detection | Line voltage detection. The pin is used for PFC multiplier, RANGE control of PFC output voltage, and brownout protection. For brownout protection, the controller is disabled after a delay time when the VRMS voltage drops below a threshold. | | 2 | Oscillator Setting | Reference setting. One resistor connected between RI and ground determines the switching frequency. The switching frequency is equal to [1560 / RI] KHz, where RI is in $K\Omega$ . For example, if $R_I$ is equal to $24K\Omega$ , the switching frequency is $65KHz$ . | | 3 | Over Temperature<br>Protection | This pin supplies an over-temperature protection signal. A constant current is output from this pin. An external NTC thermistor must be connected from this pin to ground. The impedance of the NTC thermistor decreases whenever the temperature increases. Once the voltage of the OTP pin drops below the OTP threshold, the SG6901A is disabled. | | 4 | Output for PFC Current Amplifier | This is the output of the PFC current amplifier. The signal from this pin is compared with an internal sawtooth and determines the pulse width for PFC gate drive. | | 5 | Inverting Input for PFC Current Amplifier | The inverting input of the PFC current amplifier. Proper external compensation circuits result in excellent input power factor via average-current-mode control. | | 6 | Non-inverting Input<br>for PFC Current<br>Amplifier | The non-inverting input of the PFC current amplifier and the output of multiplier. Proper external compensation circuits will result in excellent input power factor via average-current-mode control. | | 7 | Peak Current Limit<br>Setting for PFC | The peak-current setting for PFC. | | 8 | PWM Feedback<br>Input | The control input for voltage-loop feedback of PWM stage. It is internally pulled high through a $6.5k\Omega$ resistance. Usually an external opto-coupler from secondary feedback circuit is connected to this pin. | | 9 | PWM Current<br>Sense | The current-sense input for the flyback PWM. Via a current sense resistor, this pin provides the control input for peak-current-mode control and cycle-by-cycle current limiting. | | 10 | Ground | Signal ground. | | 11 | PWM Soft-Start | During startup, the SS pin will charge an external capacitor with a 50 $\mu$ A (RI=24K $\Omega$ ) constant current source. The voltage on FBPWM will be clamped by SS during startup. In the event of a protection condition occurring and/or PWM being disabled, the SS pin will be quickly discharged. | | 12 | PWM Gate Drive | The totem-pole output drive for the Flyback PWM MOSFET. This pin is internally clamped under 17V to protect the MOSFET. | | 13 | Ground | Power ground. | | 14 | PFC Gate Drive | The totem-pole output drive for the PFC MOSFET. This pin is internally clamped under 17V to protect the MOSFET. | | 15 | Supply | The power supply pin. | | 16 | PFC Output<br>Voltage Control | Two-level output voltage setting for PFC. The PFC output voltage at low line can be reduced to improve efficiency. The RANGE pin has high impedance whenever the $V_{\text{RMS}}$ voltage is lower than a threshold. | | 17 | PFC Over-Voltage<br>Input | The PFC stage over voltage input. The comparator disables the PFC output driver if the voltage at this input exceeds a threshold. This pin can be connected to FBPFC or it can be connected to the PFC boost output through a divider network. | | 18 | Voltage Feedback<br>Input for PFC | The feedback input for PFC voltage loop. The inverting input of PFC error amplifier. This pin is connected to the PFC output through a divider network. | | 19 | Error Amplifier Output for PFC Voltage Feedback Loop | The error amplifier output for PFC voltage feedback loop. A compensation network (usually a capacitor) is connected between this pin and ground. A large capacitor value results in a narrow bandwidth and improves the power factor. | | 20 | Input AC Current | This input is used to provide current reference for the multiplier. | | | 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 | 1 Line-Voltage Detection 2 Oscillator Setting 3 Over Temperature Protection 4 Output for PFC Current Amplifier Inverting Input for PFC Current Amplifier Non-inverting Input for PFC Current Amplifier 7 Peak Current Limit Setting for PFC 8 PWM Feedback Input 9 PWM Current Sense 10 Ground 11 PWM Soft-Start 12 PWM Gate Drive 13 Ground 14 PFC Gate Drive 15 Supply 16 PFC Output Voltage Control 17 PFC Over-Voltage Input for PFC Voltage Feedback Input for PFC Voltage Feedback Loop | SG6901A #### **BLOCK DIAGRAM** SG6901A ## **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |----------------------|-----------------------------------------------------------|---------------|------| | $V_{VDD}$ | DC Supply Voltage* | 25 | V | | I <sub>AC</sub> | Input AC Current | 2 | mA | | $V_{High}$ | OPWM, OPFC, IAC | -0.3 to +25.0 | V | | $V_{Low}$ | Others | -0.3 to +7.0 | V | | $P_D$ | Power Dissipation at T <sub>A</sub> < 50°C | 1.15 | W | | TJ | Operating Junction Temperature | -40 to +125 | °C | | T <sub>STG</sub> | Storage Temperature Range | -55 to +150 | °C | | $R_{\theta JC}$ | Thermal Resistance (Junction-to-Case) | 23.64 | °C/W | | TL | Lead Temperature (Wave Soldering or Infrared, 10 Seconds) | 260 | °C | | V <sub>ESD,HBM</sub> | Electrostatic Discharge Capability, Human Body Model | 4.5 | KV | | V <sub>ESD,MM</sub> | Electrostatic Discharge Capability, Machine model | 250 | V | <sup>\*</sup>All voltage values, except differential voltages, are given with respect to GND pin. #### **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Value | Unit | |----------------|--------------------------------|------------|------| | T <sub>A</sub> | Operating Ambient Temperature* | -20 to +85 | °C | <sup>\*</sup>For proper operation. #### **ELECTRICAL CHARACTERISTICS** V<sub>DD</sub>=15V, T<sub>A</sub>=25°C unless otherwise noted. ## **V<sub>DD</sub> Section** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |-----------------------|--------------------------------------|-----------------------------------------------------|------|------|------|------| | V <sub>DD-OP</sub> | Continuously Operating Voltage | | | | 20 | V | | I <sub>DD-ST</sub> | Start-up Current | $0V < V_{DD} < V_{DD-ON}$ | 1/1 | 10 | 25 | μA | | I <sub>DD-OP</sub> | Operating Current | $V_{DD}$ =15V; OPFC, OPWM open; $R_i$ =24K $\Omega$ | | 6 | 10 | mA | | $V_{DD-ON}$ | Start Threshold Voltage | | 11 | 12 | 13 | V | | $V_{\text{DD-OFF}}$ | Minimum Operating Voltage | | 9 | 10 | 11 | V | | $V_{\text{DD-OVP}}$ | V <sub>DD</sub> OVP Threshold | | 23.5 | 24.5 | 25.5 | V | | t <sub>D-VDDOVP</sub> | Debounce Time of V <sub>DD</sub> OVP | | 8 | | 25 | μs | ## **Oscillator Section** | Symbol | Parameter | Test Conditions | Min. | Typ. | Max. | Unit | |---------------------|-------------------------------------------------------------------------------------|----------------------|------|------|------|------| | Fosc | PWM Frequency | R <sub>i</sub> =24KΩ | 62 | 65 | 68 | KHz | | Rı | RI Pin Resistance Range | | 15.6 | | 47.0 | KΩ | | RI <sub>OPEN</sub> | RI Pin Open Protection If R <sub>I</sub> > RI <sub>open</sub> , SG6901A Turns Off | | | 200 | | ΚΩ | | RI <sub>SHORT</sub> | RI Pin Short Protection If R <sub>I</sub> < RI <sub>short</sub> , SG6901A Turns Off | | | 2 | | ΚΩ | <sup>\*</sup>Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. SG6901A ## **VRMS for UVP and RANGE** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |------------------------|---------------------------------------------------------------------------------|-----------------|-----------------------------------|-----------------------------------|----------------------------------|------| | V <sub>RMS-UVP-1</sub> | RMS AC Voltage Under-Voltage Protection Threshold (with t <sub>UVP</sub> delay) | | 0.75 | 0.8 | 0.85 | V | | V <sub>RMS-UVP-2</sub> | Recovery Level on V <sub>RMS</sub> | | V <sub>RMS-UVP-1</sub><br>+ 0.16V | V <sub>RMS-UVP-1</sub><br>+ 0.18V | V <sub>RMS-UVP-1</sub><br>+ 0.2V | V | | t <sub>D-PWM</sub> | When UVP Occurs, Interval from PFC Off to PWM Off | | t <sub>UVP-Min</sub> +9 | | t <sub>UVP-Min</sub> +1 | ms | | t <sub>UVP</sub> | Under-Voltage Protection Delay Time* | | 150 | 195 | 240 | ms | | V <sub>RMS-H</sub> | High V <sub>RMS</sub> Threshold for RANGE<br>Comparator | | 1.90 | 1.95 | 2.00 | V | | V <sub>RMS-L</sub> | Low V <sub>RMS</sub> Threshold for RANGE<br>Comparator | | 1.55 | 1.60 | 1.65 | V | | t <sub>RANGE</sub> | Range-Enable Delay Time | | 140 | 170 | 200 | ms | | V <sub>OL</sub> | Output Low Voltage of RANGE Pin | I₀=1mA | | 4 | 0.5 | V | | I <sub>он</sub> | Output High Leakage Current of RANGE Pin | RANGE=5V | | | 50 | nA | <sup>\*</sup> No delay for start-up. ## **PFC Stage** ## **Voltage Error Amplifier** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |------------------------|--------------------------------------------|-----------------|------|------|------|-------| | $V_{REF}$ | Reference Voltage | | 2.95 | 3.00 | 3.05 | V | | Av | Open-Loop Gain | | | 60 | | dB | | Z <sub>o</sub> | Output Impedance | | | 110 | | ΚΩ | | $OVP_{PFC}$ | PFC Over-Voltage Protection (OVP Pin) | | 3.20 | 3.25 | 3.30 | V | | $\triangle OVP_{PFC}$ | PFC Feedback Voltage Protection Hysteresis | | 60 | 90 | 120 | mV | | t <sub>OVP-PFC</sub> | Debounce Time of PFC OVP | | 40 | 70 | 120 | μs | | V <sub>FBPFC-H</sub> | Clamp-High Feedback Voltage | | 3.10 | 3.15 | 3.20 | V | | G <sub>FBPFC-H</sub> | Clamp-High Gain | | | 0.5 | | μA/mV | | $V_{FBPFC-L}$ | Clamp-Low Feedback Voltage | | 2.75 | 2.85 | 2.90 | V | | G <sub>FBPFC-L</sub> | Clamp-Low Gain | | | 6.5 | | mA/mV | | I <sub>FBPFC-L</sub> | Maximum Source Current | | 1.5 | 2.0 | | mA | | I <sub>FBPFC-H</sub> | Maximum Sink Current | | 70 | 110 | | μΑ | | UVP <sub>FBPFC</sub> | PFC Feedback Under-Voltage Protection | | 0.35 | 0.40 | 0.45 | V | | t <sub>UVP-FBPFC</sub> | Debounce Time of PFC UVP | | 40 | 70 | 120 | μs | ## **Current Error Amplifier** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |-------------------------------------|----------------------------------|-----------------------------------------------------------------|------|------|------|------| | V <sub>OFFSET</sub> | Input Offset Voltage ((-) > (+)) | | | 8 | | mV | | Aı | Open-Loop Gain | | | 60 | | dB | | BW | Unit Gain Bandwidth | | | 1.5 | | MHz | | CMRR | Common Mode Rejection Ratio | V <sub>CM</sub> =0 to +1.5V | | 70 | | dB | | V <sub>OUT-HIGH</sub> | Output High Voltage | | 3.2 | | | V | | V <sub>OUT-LOW</sub> | Output Low Voltage | | | | 0.2 | V | | I <sub>MR1</sub> , I <sub>MR2</sub> | Reference Current Source | R <sub>i</sub> =24KΩ (I <sub>MR</sub> =20+I <sub>Ri</sub> •0.8) | 50 | | 70 | μA | | <b>I</b> L | Maximum Source Current | | 3 | | | mA | | I <sub>H</sub> | Maximum Sink Current | | | 0.25 | | mA | SG6901A ## **Peak Current Limit** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |----------------------|--------------------------------------------------------------|-------------------------|------|------|------|-------------| | I <sub>P</sub> | Constant Current Output | R <sub>I</sub> =24KΩ | 90 | 100 | 110 | μΑ | | $V_{PK}$ | Peak Current Limit Threshold Voltage | V <sub>RMS</sub> =1.05V | 0.15 | 0.20 | 0.25 | <b>&gt;</b> | | VPK | Cycle-by-Cycle Limit (V <sub>SENSE</sub> < V <sub>PK</sub> ) | V <sub>RMS</sub> =3V | 0.35 | 0.40 | 0.45 | V | | t <sub>PD-PFC</sub> | Propagation Delay | | | | 200 | ns | | t <sub>LEB-PFC</sub> | Leading-Edge Blanking Time | | 270 | 350 | 450 | ns | ## **Multiplier** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |---------------------|---------------------------------------------------|-------------------------------------------------------------------------------|------|------|------|------| | I <sub>AC</sub> | Input AC Current | Multiplier Linear Range | 0 | | 360 | μΑ | | I <sub>MO-max</sub> | Maximum Multiplier Current Output | R <sub>i</sub> =24KΩ | | 250 | | μΑ | | I <sub>MO-1</sub> | Multiplier Current Output (Low-line, High-power) | $V_{RMS}$ =1.05V; $I_{AC}$ =90 $\mu$ A; $V_{EA}$ =7.5V; $R_{I}$ =24K $\Omega$ | 200 | 250 | 280 | μΑ | | I <sub>MO-2</sub> | Multiplier Current Output (High-line, High-power) | $V_{RMS}$ =3V; $I_{AC}$ =264 $\mu$ A; $V_{EA}$ =7.5V; $R_{I}$ =24K $\Omega$ | 65 | 85 | | μΑ | | $V_{\text{IMP}}$ | Voltage of IMP Open | | 3.4 | 3.9 | 4.4 | V | ## **PFC Output Driver** | Symbol | Parameter | Test Conditions | Min. | Typ. | Max. | Unit | |---------------------|--------------------------------------------|---------------------------------------------|------|------|------|------| | Vz | Output Voltage Maximum (Clamp) | V <sub>DD</sub> =20V | | 16 | 18 | V | | $V_{OL\text{-PFC}}$ | Output Voltage Low | V <sub>DD</sub> =15V; I <sub>O</sub> =100mA | | | 1.5 | V | | t <sub>PFC</sub> | Interval OPFC Lags Behind OPWM at Start-up | | 9.0 | 11.5 | 14.0 | ms | | V <sub>OH-PFC</sub> | Output Voltage High | V <sub>DD</sub> =13V; I <sub>O</sub> =100mA | 8 | | | V | | t <sub>R-PFC</sub> | Rising Time | $V_{DD}$ =15V; $C_L$ =5nF; $O/P$ =2V to 9V | 40 | 70 | 120 | ns | | t <sub>F-PFC</sub> | Falling Time | $V_{DD}$ =15V; $C_L$ =5nF; $O/P$ =9V to 2V | 40 | 60 | 110 | ns | | DCY <sub>MAX</sub> | Maximum Duty Cycle | | 93 | | 98 | % | ## **PWM Stage** ## **FBPWM** | Symbol | Parameter | Test Conditions | Min. | Typ. | Max. | Unit | |------------------------------|--------------------------------------|-----------------|------|------|------|------| | A <sub>v-PWM</sub> | FB to Current Comparator Attenuation | | 2.5 | 3.1 | 3.5 | V/V | | $Z_{FB}$ | Input Impedance | | 4 | 5 | 7 | ΚΩ | | I <sub>FB</sub> | Maximum Source Current | | 0.8 | 1.2 | 1.5 | mA | | FB <sub>OPEN-LOOP</sub> | PWM Open-Loop Protection voltage | | 4.2 | 4.5 | 4.8 | V | | t <sub>OPEN-PWM</sub> | PWM Open-Loop Protection Delay Time | | 45 | 56 | 70 | ms | | t <sub>OPEN-PWM-Hiccup</sub> | Interval of PWM Open-Loop Protection | | 450 | 600 | 750 | Ī | | | Reset | 450 | | 600 | 750 | ms | SG6901A ## **PWM-Current Sense** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |-------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | t <sub>PD-PWM</sub> | Propagation Delay to Output | VDD=15V,OPWM<=9V | 60 | | 120 | ns | | V <sub>LIMIT-1</sub> | Peak Current Limit Threshold Voltage1 | RANGE=Open | 0.65 | 0.70 | 0.75 | V | | V <sub>LIMIT-2</sub> | Peak Current Limit Threshold Voltage2 | RANGE=Ground | 0.60 | 0.65 | 0.70 | V | | t <sub>LEB-PWM</sub> | Leading-Edge Blanking Time | | 270 | 350 | 450 | ns | | $\triangle V_{ exttt{SLOPE}}$ | Slope Compensation | $\triangle V_S = \triangle V_{SLOPE} \times (T_{on}/T)$<br>$\triangle V_S$ : Compensation Voltage<br>Added to Current Sense | 0.45 | 0.50 | 0.55 | V | ## **PWM Output Driver** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |-----------------------|--------------------------------|---------------------------------------------|------|------|------|------| | V <sub>Z-PWM</sub> | Output Voltage Maximum (Clamp) | V <sub>DD</sub> =20V | | 16 | 18 | V | | V <sub>OL-PWM</sub> | Output Voltage Low | V <sub>DD</sub> =15V; I <sub>O</sub> =100mA | | | 1.5 | V | | V <sub>OH-PWM</sub> | Output Voltage High | V <sub>DD</sub> =13V; I <sub>O</sub> =100mA | 8 | | | V | | t <sub>R-PWM</sub> | Rising Time | $V_{DD}$ =15V; $C_L$ =5nF; O/P=2V to 9V | 30 | 60 | 120 | ns | | t <sub>F-PWM</sub> | Falling Time | $V_{DD}$ =15V; $C_L$ =5nF; O/P=9V to 2V | 30 | 50 | 110 | ns | | DCY <sub>MAXPWM</sub> | Maximum Duty Cycle | | 73 | 78 | 83 | % | ## **OTP Section** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |----------------------|------------------------|-----------------|------|------|------|------| | I <sub>OTP</sub> | OTP Pin Output Current | $R_i=24K\Omega$ | 90 | 100 | 110 | μΑ | | V <sub>OTP-ON</sub> | Recovery Level on OTP | | 1.35 | 1.40 | 1.45 | V | | V <sub>OTP-OFF</sub> | OTP Threshold Voltage | | 1.15 | 1.20 | 1.25 | V | | t <sub>OTP</sub> | OTP Debounce Time | | 8 | | 25 | μs | ## **Soft-Start Section** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |-----------------|----------------------------------------|----------------------|------|------|------|------| | I <sub>SS</sub> | Constant Current Output for Soft-Start | R <sub>T</sub> =24KΩ | 44 | 50 | 56 | μΑ | | $R_D$ | Discharge R <sub>DSON</sub> | | | 470 | | Ω | ## **TYPICAL CHARACTERISTICS** #### SG6901A SG6901A #### SG6901A #### **OPERATION DESCRIPTION** SG6901A is a highly integrated PFC/PWM combination controller. Many functions and protections are built in to provide a compact design. The following sections describe the operation and function. # **Switching Frequency and Current Sources** The switching frequency of SG6901A can be programmed by the resistor $R_I$ connected between RI pin and GND. The relationship is: $$F_{OSC} = \frac{1560}{R_1 (k\Omega)} (kHz) \dots (1)$$ For example, a $24K\Omega$ resistor $R_I$ results in a 65KHz switching frequency. Accordingly, a constant current, $I_T$ , flows through $R_I$ : $$I_T = \frac{1.2V}{R_1 (k\Omega)} (mA)$$ .....(2) I<sub>T</sub> is used to generate internal current reference. ## **Line Voltage Detection (VRMS)** Figure 1 shows a resistive divider with low-pass filtering for line-voltage detection on the VRMS pin. The $V_{RMS}$ voltage is used for the PFC multiplier, brownout protection, and range control. For brownout protection, the SG6901A is disabled with 195ms delay time if the voltage $V_{RMS}$ drops below 0.8V. For PFC multiplier and range control, refer to section below for more details. FIG.1 Line Voltage Detection Circuit ### **PFC Output Voltage Control (RANGE)** For an universal input (90 $\sim 264V_{AC}$ ) power supply applying active boost PFC and flyback as a second stage, the output voltage of PFC is usually designed around 250V at low line and 390V at high line. This can improve the efficiency at low-line input. The RANGE pin (open-drain structure) is used for the two-level output voltage setting. Figure 2 shows the RANGE output that programs the PFC output voltage. The RANGE output is shorted to ground when the $V_{RMS}$ voltage exceeds $V_{RMS-H}$ (1.95V) while it is of high impedance (open) whenever the $V_{RMS}$ voltage drops below $V_{RMS-L}$ (1.6V). The output voltages can be designed using equations: FIG.2 Range Control Two-Level Output Voltage #### **Interleave Switching** The SG6901A uses interleaved switching to synchronize the PFC and flyback stages, which reduces switching noise and spreads the EMI emissions. Figure 3 shows off-time, T<sub>OFF</sub>, inserted between the turn-off of the PFC gate drive and the turn-on of the PWM. FIG.3 Interleaved Switching Pattern #### **PFC Operation** The purpose of a boost active power factor corrector (PFC) is to shape the input current of a power supply. The input current waveform and phase follow that of the input voltage. Average-current-mode control is utilized for continuous-current-mode operation for the PFC booster. With the innovative multi-vector control for voltage loop and switching charge multiplier-divider for current reference, excellent input power factor is achieved with good noise immunity and transient response. Figure 4 shows the total control loop for the average-current-mode control circuit of SG6901A. The current source output from the switching charge multiplier-divider can be expressed as: $$I_{MO} = K \times \frac{I_{AC} \times V_{EA}}{V_{RMS}^2} (\mu A) \qquad (4)$$ As shown in Figure 4, the current output from IMP pin, $I_{MP}$ , is the summation of $I_{MO}$ and $I_{MR1}$ . $I_{MR1}$ and $I_{MR2}$ are identical fixed-current sources used to pull high the operating point of the IMP and IPFC pins since the voltage across $R_S$ goes negative with respect to ground. Constant current sources $I_{MR1}$ and $I_{MR2}$ are typically $60\mu A$ . Through the differential amplification of the signal across $R_S$ , better noise immunity is achieved. The output of $I_{\rm IEA}$ is compared with an internal sawtooth and the pulse width for PFC is determined. Through the average current-mode control loop, the input current $I_S$ is proportional to $I_{\rm MO}$ : $$I_{MO} \times R_2 = I_S \times R_S - \dots$$ (5) According to Equation 5, the minimum value of $R_2$ and maximum of $R_S$ can be determined since $I_{MO}$ should not exceed the specified maximum value. There are different concerns in determining the value of the sense resistor $R_S$ . The value of $R_S$ should be small enough to reduce power consumption, but large enough to maintain the resolution. A current transformer (CT) may be used to improve efficiency of high-power converters. To achieve good power factor, the voltage for $V_{RMS}$ and $V_{EA}$ should be kept as constant as possible, according to Equation 4. Good RC filtering for $V_{RMS}$ and narrow bandwidth (lower than the line frequency) for voltage loop are suggested for better input current shaping. The transconductance error amplifier has output impedance $Z_O$ and a capacitor $C_{EA}$ ( $1\mu F \sim 10\mu F$ ) should be connected to ground. This establishes a dominant pole f1 for the voltage loop: $$f_1 = \frac{1}{2\pi \times Z_{o} \times C_{EA}} \qquad (6)$$ The average total input power can be expressed as: From Equation 7, $V_{EA}$ , the output of the voltage error amplifier, controls the total input power and the power delivered to the load. FIG.4 Average-Current-Mode Control Loop ### **Multi-Vector Error Amplifier** Although the PFC stage has a low bandwidth voltage loop for better input power factor, the innovative multi-vector error amplifier provides a fast transient response to clamp the overshoot and undershoot of the PFC output voltage. Figure 5 shows the block diagram of the multi-vector error amplifier. When the variation of the feedback voltage exceeds ±5% of the reference voltage, the transconductance error amplifier adjusts its output impedance to increase the loop response. FIG. 5 Multi-Vector Error Amplifier ### **PFC Over-Voltage Protection** Using a voltage divider from the output of PFC to the OVP pin, the PFC output voltage can be safely protected. Once the voltage on the OVP pin is over OVP<sub>PFC</sub>, the OPFC is disabled. THE OPFC is not enabled again until the OVP voltage falls below OVP<sub>PFC</sub>. #### **Cycle-by-Cycle Current Limiting** SG6901A provides cycle-by-cycle current limiting for both PFC and PWM stages. Figure 6 shows the peak current limit for the PFC stage. The PFC gate drive is terminated once the voltage on the ISENSE pin goes below $V_{PK}$ . The voltage of $V_{RMS}$ determines the voltage of $V_{PK}$ . The relationship between $V_{PK}$ and $V_{RMS}$ is shown in Figure 6. The amplitude of the constant current, $I_P$ , is determined by the internal current reference according to the equation: $$I_P = 2 \times \frac{1.2V}{R_I}$$ -----(8) SG6901A FIG. 6 V<sub>RMS</sub> Controlled Current Limiting The peak current of the $I_{SENSE}$ is given by $(V_{RMS} < 1.05V)$ : $$I_{SENSE\_peak} = \frac{(I_p \times R_p) - 0.2V}{R_s} \qquad (9)$$ #### Flyback PWM and Slope Compensation As shown in Figure 7, peak-current-mode control is utilized for flyback PWM. The SG6901A inserts a synchronized 0.5V ramp at the beginning of each switching cycle. This built-in slope compensation ensures stable operation for continuous current-mode operation. FIG. 7 Peak Current Control Loop When the IPWM voltage, across the sense resistor, reaches the threshold voltage (0.9V), the OPWM is turned off after a small propagation delay t<sub>PD-PWM</sub>. To improve stability or prevent sub-harmonic oscillation, a synchronized positive-going ramp is inserted at every switching cycle. #### **Limited Power Control** Every time the output of power supply is shorted or overloaded, the FBPWM voltage increases. If the FBPWM voltage is higher than a designed threshold, FB<sub>OPEN-LOOP</sub> (4.5V) for longer than t<sub>OPEN-PWM</sub> (56ms), the OPWM is turned off. As long as the voltage on the VDD pin is larger than $V_{\text{DD-OFF}}$ (minimum operating voltage), the OPWM is not enabled. This protection is reset every $t_{\text{OPEN-PWM-Hiccup}}$ interval. A low-frequency hiccup mode protection prevents the power supply from being overheated under overloading conditions. #### **Over-Temperature Protection** SG6901A provides an OTP pin for over-temperature protection. A constant current is output from this pin. If $R_{\rm I}$ is equal to $24 {\rm K}\Omega,$ the magnitude of the constant current is $100 \mu A.$ An external NTC thermistor must be connected from this pin to ground, as shown as Figure 8. When the OTP voltage drops below $V_{\rm OTP-OFF}$ (1.2V), SG6901A is disabled and does not recover until OTP voltage exceeds $V_{\rm OTP-ON}$ (1.4V). FIG. 8 OTP Function #### Soft-Start During start-up of PWM stage, the SS pin charges an external capacitor with a constant current source. The voltage on FBPWM is clamped by the SS voltage during start-up. In the event of a protected condition and/or PWM disabled, the SS pin quickly discharges. #### **Gate Drivers** SG6901A output stage is a fast totem-pole gate driver. The output driver is clamped by an internal 18V Zener diode to protect the external power MOSFET. SG6901A ## PACKAGE INFORMATION 20 PINS – PLASTIC SOP (S) ## **Dimensions:** | Symbol | Millimeter | | | Inch | | | |---------------------|------------|-----------|--------|-------|-----------|-------| | Symbol | Min. | Тур. | Max. | Min. | Тур. | Max. | | Α | 2.362 | | 2.642 | 0.093 | | 0.104 | | A1 | 0.101 | | 0.305 | 0.004 | | 0.012 | | A2 | 2.260 | | 2.337 | 0.089 | | 0.092 | | b | | 0.406 | | | 0.016 | | | С | | 0.203 | | | 0.008 | | | D | 12.598 | | 12.903 | 0.496 | | 0.508 | | E | 7.391 | | 7.595 | 0.291 | | 0.299 | | е | | 1.270 | | | 0.050 | | | Н | 10.007 | | 10.643 | 0.394 | | 0.419 | | L | 0.406 | | 1.270 | 0.016 | | 0.050 | | F | | 0.508X45° | | | 0.020X45° | | | у | | | 0.101 | | | 0.004 | | $\theta$ $^{ullet}$ | 0° | | 8° | 0° | | 8° | SG6901A #### TRADEMARKS The following are registered and unregistered trademarks and service marks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks ACEx<sup>®</sup> Build it Now™ CorePLUS™ CROSSVOLT™ CTL TM Current Transfer Logic™ EcoSPARK® Éairchild<sup>®</sup> Fairchild Semiconductor® FACT Quiet Series™ FACT FAST® FastvCore™ FPS™ FRFET® Global Power Resources Green FPS™ Green FPS™e-Series™ GTO™ i-Lo™ IntelliMAX™ ISOPLANAR™ MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MillerDrive™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR® PDP-SPM™ Power220® Power247® POWEREDGE® Power-SPM™ PowerTrench® Programmable Active Droop™ QFET® QS™ QT Optoelectronics™ Quiet Series™ RapidConfigure™ SMART START™ SPM® STEALTH™ SuperFET™ SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SyncFET™ The Power Franchise® p wer TinyBoost™ TinyBuck™ TinyLogic<sup>®</sup> TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ μSerDes™ UHC<sup>®</sup> UniFET™ VCX™ #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS, THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness #### PRODUCT STATUS DEFINITIONS #### Definition of Terms | Datasheet Identification | Product Status | Definition | |--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only. | Rev. I31