# 14-BITS, 125/105/80/65 MSPS ADC WITH DDR LVDS/CMOS OUTPUTS ## **FEATURES** - Maximum Sample Rate: 125 MSPS - 14-Bit Resolution with No Missing Codes - 3.5 dB Coarse Gain and up to 6 dB Programmable Fine Gain for SNR/SFDR Trade-Off - Parallel CMOS and Double Data Rate (DDR) LVDS Output Options - Supports Sine, LVCMOS, LVPECL, LVDS Clock Inputs and Clock Amplitude Down to 400 mV<sub>PP</sub> - Clock Duty Cycle Stabilizer - Internal Reference with Support for External Reference - No External Decoupling Required for References - Programmable Output Clock Position and Drive Strength to Ease Data Capture - 3.3 V Analog and 1.8 V to 3.3 V Digital Supply - 32-QFN Package (5 mm × 5 mm) - Pin compatible 12-bit family (ADS612X) # **APPLICATIONS** - Wireless Communications Infrastructure - Software Defined Radio - Power Amplifier Linearization - 802.16d/e - Test and Measurement Instrumentation - High Definition Video - Medical Imaging - Radar Systems #### DESCRIPTION ADS6145/ADS6144/ADS6143/ADS6142 (ADS614X) is a family of 14-bit A/D converters with sampling frequency up to 125 MSPS. It combines high performance and low power consumption in a compact 32 QFN package. Using an internal high bandwidth sample and hold, and a low jitter clock buffer helps to achieve high SNR and high SFDR even at high input frequencies. It features coarse and fine gain options that are used to improve SFDR performance at lower full-scale analog input ranges. The digital data outputs is either parallel CMOS or DDR LVDS (Double Data Rate). Several features exist to ease data capture such as — controls for output clock position and output buffer drive strength, LVDS current and internal termination programmability. The output interface type, gain and other functions is programmed using a 3-wire serial interface. Alternatively, some of these functions are configured using dedicated parallel pins, so that the device comes up in the desired state after power-up. ADS614X includes internal references, while eliminating the traditional reference pins and associated external decoupling. External reference mode is also supported. The device is specified over the industrial temperature range (-40°C to 85°C). #### **ADS614X Performance Summary** | | | ADS6145 | ADS6144 | ADS6143 | ADS6142 | |-------------|---------------------------------------------------------------------------------|---------|---------|---------|---------| | SFDR, dBc | F <sub>in</sub> = 10 MHz (0 dB gain) | 90 | 91 | 93 | 95 | | SFDR, abc | F <sub>in</sub> = 170 MHz (3.5 dB gain) | 78 | 82 | 83 | 84 | | CINAD ADEC | F <sub>in</sub> = 10 MHz (0 dB gain) | 73.7 | 74.1 | 74.5 | 74.6 | | SINAD, GBFS | F <sub>in</sub> = 10 MHz (0 dB gain)<br>F <sub>in</sub> = 170 MHz (3.5 dB gain) | 68.6 | 70.5 | 70.6 | 71.5 | | | Power, mW | 417 | 374 | 318 | 285 | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### **ADS61XX FAMILY** | | 125 MSPS | 105 MSPS | 80 MSPS | 65 MSPS | |--------------------|----------|----------|---------|---------| | ADS614X<br>14 bits | ADS6145 | ADS6144 | ADS6143 | ADS6142 | | ADS612X<br>12 bits | ADS6125 | ADS6124 | ADS6123 | ADS6122 | # PACKAGE/ORDERING INFORMATION(1) | PRODUCT | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT MEDIA,<br>QUANTITY | |------------------------|-----------------------|-----------------------|-----------------------------------|----------------------|--------------------|------------------------------| | ADS6145 | QFN-32 <sup>(2)</sup> | RHB | –40°C to 85°C AZ6145 | | ADS6145IRHBT | Tape and Reel, 250 | | AD30145 | QFIN-32 | КПБ | -40 C to 65 C | -40 C to 65 C A20145 | | Tape and Reel, 3000 | | ADS6144 <sup>(3)</sup> | QFN-32 <sup>(2)</sup> | RHB | –40°C to 85°C | AZ6144 | ADS6144IRHBT | Tape and Reel, 250 | | AD36144** | QFIN-32\ | KUD | -40°C 10 65°C | AZ0144 | ADS6144IRHBR | Tape and Reel, 3000 | | ADS6143 | QFN-32 <sup>(2)</sup> | RHB | –40°C to 85°C | AZ6143 | ADS6143IRHBT | Tape and Reel, 250 | | AD36143 | QFIN-32(-/ | КПБ | -40°C 10 65°C | AZ0143 | ADS6143IRHBR | Tape and Reel, 3000 | | ADS6142 <sup>(3)</sup> | QFN-32 <sup>(2)</sup> | RHB | –40°C to 85°C | AZ6142 | ADS6142IRHBT | Tape and Reel, 250 | | AD30142(*) | QI-14-32\*/ | NIID | HB -40°C to 85°C | | ADS6142IRHBR | Tape and Reel, 3000 | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com. # **ABSOLUTE MAXIMUM RATINGS**(1) | | | VALUE | UNIT | |------------------|---------------------------------------------------------|------------------------------------|------| | V | Supply voltage range, AVDD | -0.3 to 3.9 | V | | VI | Supply voltage range, DRVDD | -0.3 to 3.9 | V | | | Voltage between AGND and DRGND | -0.3 to 0.3 | V | | | Voltage between AVDD to DRVDD | -0.3 to 3.3 | V | | | Voltage applied to VCM pin (in external reference mode) | -0.3 to 2 | V | | | Voltage applied to analog input pins, INP and INM | -0.3 to minimum ( 3.6, AVDD + 0.3) | V | | | Voltage applied to analog input pins, CLKP and CLKM | -0.3 to (AVDD + 0.3) | V | | $T_A$ | Operating free-air temperature range | -40 to 85 | °C | | $T_{J}$ | Operating junction temperature range | 125 | °C | | T <sub>stg</sub> | Storage temperature range | -65 to 150 | °C | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. <sup>(2)</sup> For thermal pad size on the package, see the mechanical drawings at the end of this data sheet. θ<sub>JA</sub> = 34 °C/W (0 LFM air flow), θ<sub>JC</sub> = 30 °C/W when used with 2 oz. copper trace and pad soldered directly to a JEDEC standard four layer 3 in × 3 in (7.62 cm × 7.62 cm) PCB. <sup>(3)</sup> Product Preview # RECOMMENDED OPERATING CONDITIONS over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |-------------------|-----------------------------------------------------------------|------------------------------------------------|------|------------------|------|----------| | SUPPLII | ES | | | | | | | AVDD | Analog supply voltage | | 3 | 3.3 | 3.6 | V | | חפארטט | Output Buffer supply voltage | CMOS interface | 1.65 | 1.8 to 3.3 | 3.6 | V | | טעאטט | Output Buller Supply Voltage | LVDS interface | 3 | 3.3 | 3.6 | V | | ANALO | G INPUTS | | | | | | | | Differential input voltage range | | | 2 | | $V_{pp}$ | | $V_{IC}$ | Input common-mode voltage | | | $1.5 \pm 0.1$ | | V | | | Voltage applied on VCM in external reference m | node | 1.45 | 1.5 | 1.55 | V | | CLOCK | INPUT | | | | | | | | | ADS6145 | 1 | | 125 | | | | Innuit clock comple rate. F | ADS6144 | 1 | | 105 | MSPS | | | Input clock sample rate, F <sub>S</sub> | ADS6143 | 1 | | 80 | MSPS | | | | ADS6142 | 1 | | 65 | | | | | Sine wave, ac-coupled | 0.4 | 1.5 | | | | | Input clock amplitude differential | LVPECL, ac-coupled | | ± 0.8 | | \/ | | | $(V_{CLKP} - V_{CLKM})$ | LVDS, ac-coupled | | ± 0.35 | | $V_{pp}$ | | | | LVCMOS, ac-coupled | | 3.3 | | | | | Input Clock duty cycle | | 35% | 50% | 65% | | | DIGITAL | OUTPUTS | | | | | | | | | for $C_{LOAD} \le 5$ pF and DRVDD $\ge 2.2$ V | | DEFAULT strength | | | | | Output buffer drive strength (1) | for C <sub>LOAD</sub> > 5 pF and DRVDD ≥ 2.2 V | | MAXIMUM strength | | | | | | for DRVDD < 2.2 V | | MAXIMUM strength | | | | | | CMOS interface, maximum buffer strength | | 10 | | | | $C_{LOAD}$ | Maximum external load capacitance from each output pin to DRGND | LVDS interface, without internal termination | | 5 | | pF | | | | LVDS interface, with internal termination | | 10 | | | | R <sub>LOAD</sub> | Differential load resistance (external) between the | ne LVDS output pairs | | 100 | | Ω | | T <sub>A</sub> | Operating free-air temperature | | -40 | | 85 | °C | <sup>(1)</sup> See Output Buffer Strength Programmability in application section # **ELECTRICAL CHARACTERISTICS** Typical values are at 25°C, min and max values are across the full temperature range $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, applies to CMOS and LVDS interfaces, unless otherwise noted. | | PARAMETER | | DS6145<br>125 MS | PS | | DS6144<br>: 105 MS | | | DS6143<br>= 80 MS | | F <sub>s</sub> | UNIT | | | |--------------------|--------------------------------------------------------------------------------------------------------------|-------------|------------------|---------|--------|--------------------|----------|-------|-------------------|-----|----------------|--------|-----|----------| | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | RESOLUT | rion | | 14 | | | 14 | | | 14 | | | 14 | | Bits | | ANALOG | INPUT | | | | | | | | | | | | | | | | Differential input voltage range | | 2 | | | 2 | | | 2 | | | 2 | | $V_{PP}$ | | | Differential input capacitance | | 7 | | | 7 | | | 7 | | | 7 | | pF | | | Analog input bandwidth | | 450 | | | 450 | | | 450 | | | 450 | | MHz | | | Analog input common mode current (per input pin of each ADC) | | 180 | | | 151 | | | 114 | | | 92 | | μΑ | | REFEREN | ICE VOLTAGES | | | | | | | | | | | | | | | VREFB | Internal reference bottom voltage | | 1 | | | 1 | | | 1 | | | 1 | | V | | VREFT | Internal reference top voltage | | 2 | | | 2 | | | 2 | | | 2 | | V | | $\Delta V_{REF}$ | Internal reference error<br>(VREFT–VREFB) | -20 | ± 5 | 20 | -20 | ± 5 | 20 | -20 | ± 5 | 20 | -20 | ± 5 | 20 | mV | | V <sub>CM</sub> | Common mode output voltage | | 1.5 | | | 1.5 | | | 1.5 | | | 1.5 | | V | | DC ACCU | IRACY | | | | | | | | | | | | | | | | No missing codes | Specified | | | Spec | ified | | Spec | cified | | Spec | cified | | | | Eo | Offset error | -10 | ± 2 | 10 | -10 | ± 2 | 10 | -10 | ± 2 | 10 | -10 | ± 2 | 10 | mV | | | Offset error temperature coefficient | | 0.05 | | | 0.05 | | | 0.05 | | | 0.05 | | mV/°C | | | There are two sources of gain error – ir | nternal ref | erence i | naccura | cy and | channel | gain err | or | | | | | | | | E <sub>GREF</sub> | Gain error due to internal reference inaccuracy alone, (ΔV <sub>REF</sub> /2) % | -1 | 0.25 | 1 | -1 | 0.25 | 1 | -1 | 0.25 | 1 | -1 | 0.25 | 1 | % FS | | E <sub>GCHAN</sub> | Gain error of channel alone <sup>(1)</sup> | -1 | ±0.3 | 1 | -1 | ±0.3 | 1 | -1 | ±0.3 | 1 | -1 | ±0.3 | 1 | % FS | | | Channel gain error temperature coefficient | | 0.005 | | | 0.005 | | | 0.005 | | | 0.005 | | Δ%/°C | | DNL | Differential nonlinearity, Fin = 50 MHz | -0.95 | ± 0.6 | 2 | TBD | ± 0.6 | TBD | -0.95 | ± 0.5 | 2 | TBD | ± 0.5 | TBD | LSB | | INL | Integral nonlinearity, Fin = 50 MHz | -4.5 | ± 2.5 | 4.5 | TBD | ± 2.5 | TBD | -3.5 | ± 2 | 3.5 | TBD | ± 2 | TBD | LSB | | POWER S | SUPPLY | | | | | | | | | | | | | • | | I <sub>AVDD</sub> | Analog supply current | | 123 | | | 110 | | | 94 | | | 84 | | mA | | I <sub>DRVDD</sub> | Digital supply current, <b>CMOS</b> interface DRVDD = 1.8 V No load capacitance, F <sub>IN</sub> = 2 MHZ (2) | | 6.1 | | | 5.4 | | | 4.5 | | | 4.0 | | mA | | I <sub>DRVDD</sub> | Digital supply current, <b>LVDS</b> interface DRVDD = 3.3 V with 100 $\Omega$ external termination | | 42 | | | 42 | | | 42 | | | 42 | | mA | | | Total power, <b>CMOS</b><br>(DRVDD = 1.8 V) | | 417 | 625 | | 374 | TBD | | 318 | 440 | | 285 | TBD | mW | | | Global power down | | 30 | 60 | | 30 | TBD | | 30 | 60 | | 30 | TBD | mW | <sup>(1)</sup> This is specified by design and characterization; it is not tested in production. <sup>(2)</sup> In CMOS mode, the DRVDD current scales with the sampling frequency and the load capacitance on output pins (see Figure 87). # **ELECTRICAL CHARACTERISTICS** Typical values are at 25°C, min and max values are across the full temperature range $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, applies to CMOS and LVDS interfaces, unless otherwise noted. | PARAMETER | TEST C | ONDITIONS | | DS6145<br>125 MS | | | DS6144<br>105 MS | | | DS6143<br>80 MS | | | DS6142<br>65 MS | | UNIT | |------------------------------------|-------------------|--------------------|------|------------------|-----|-----|------------------|-----|------|-----------------|-----|-----|-----------------|-----|------| | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | DYNAMIC AC C | HARACTERIST | ics | | | | | | | | | | | | | | | | Fin = 10 MHz | | | 73.9 | | | 74.3 | | | 74.6 | | | 74.7 | | | | | Fin = 50 MHz | | 70 | 73.7 | | | 73.7 | | 71 | 74.2 | | | 74.4 | | | | | Fin = 70 MHz | | | 73.3 | | TBD | 73.9 | | | 74.1 | | TBD | 74.4 | | | | SNR | Fin 170 | 0 dB gain | | 71.1 | | | 71.8 | | | 72.3 | | | 72.7 | | | | Signal to noise ratio, CMOS | Fin = 170<br>MHz | 3.5 dB coarse gain | | 70.1 | | | 70.9 | | | 71.4 | | | 71.8 | | dBFS | | | F:- 000 | 0 dB gain | | 69.8 | | | 70.7 | | , | 71.3 | | | 71.7 | | | | | Fin = 230<br>MHz | 3.5 dB coarse gain | | 69 | | | 69.9 | | | 70.4 | | | 70.9 | | | | | Fin = 10 MHz | | | 74.5 | | | 74.4 | | | 74.9 | | | 75 | | | | | Fin = 50 MHz | | 70.5 | 74.4 | | | 73.9 | | 71.5 | 74.4 | | | 74.6 | | | | | Fin = 70 MHz | | | 74.1 | | | 74.1 | | | 74.3 | | | 74.6 | | | | SNR | Fin 470 | 0 dB gain | | 72.3 | | | 72.3 | | , | 72.8 | | | 72.9 | | | | Signal to noise ratio, <b>LVDS</b> | Fin = 170<br>MHz | 3.5 dB coarse gain | | 71.5 | | | 71.5 | | | 71.9 | | | 72.1 | | dBFS | | | F:- 000 | 0 dB gain | | 71.2 | | | 71.2 | | , | 71.8 | | | 72 | | | | | Fin = 230<br>MHz | 3.5 dB coarse gain | | 70.5 | | | 70.5 | | | 71.1 | | | 71.2 | | | | RMS Output<br>Noise | Inputs tied to co | ommon-mode | | 1.05 | | | 1.05 | | | 1.05 | | | 1.05 | | LSB | | | Fin = 10 MHz | | | 73.7 | | | 74.1 | | | 74.5 | | | 74.6 | | | | | Fin = 50 MHz | | 69 | 72.3 | | | 73 | | 70 | 74.1 | | | 74.1 | | | | SINAD | Fin = 70 MHz | | | 72.6 | | TBD | 73.2 | | | 73.3 | | TBD | 74.0 | | | | Signal to noise | Fin = 170 | 0 dB gain | | 68.7 | | | 71 | | | 71.1 | | | 72.2 | | | | and distortion ratio CMOS | MHz | 3.5 dB coarse gain | | 68.6 | | | 70.5 | | | 70.6 | | | 71.5 | | dBFS | | | Fin = 230 | 0 dB gain | | 67.3 | | | 69 | | | 70.2 | | | 70.6 | | | | | MHz | 3.5 dB coarse gain | | 67 | | | 69 | | | 69.9 | | | 70.4 | | | | | Fin = 10 MHz | | | 74.3 | | | 74.3 | | | 74.8 | | | 74.9 | | | | | Fin = 50 MHz | | 69.5 | 72.7 | | | 72.9 | | 70.5 | 74.3 | | | 74.4 | | | | SINAD | Fin = 70 MHz | | | 73.4 | | | 73.5 | | | 73.6 | | | 74.4 | | | | Signal to noise | Fin = 170 | 0 dB gain | | 70.6 | | | 71.4 | | | 72 | | | 72.4 | | | | and distortion ratio LVDS | MHz | 3.5 dB coarse gain | | 70.8 | | | 71.1 | | | 71.6 | | | 71.9 | | dBFS | | | Fin = 230 | 0 dB gain | | 69.4 | | | 69.2 | | | 71 | | | 70.5 | | | | | MHz | 3.5 dB coarse gain | | 69.4 | | | 69.4 | | | 70.7 | | | 70.5 | | | | ENOB | Fin = 50 MHz | | 11.1 | 11.7 | | | | | 11.3 | 12 | | | | | | | Effective<br>Number of Bits | Fin = 70 MHz | | | | | TBD | 11.8 | | | | | TBD | 12 | | Bits | | | Fin = 10 MHz | | | 90 | | | 91 | | | 93 | | | 95 | | | | | Fin = 50 MHz | | 76 | 80 | | | 83 | | 80 | 89 | | | 89 | | | | | Fin = 70 MHz | | | 84 | | TBD | 84 | | | 84 | | TBD | 86 | | | | SFDR _ | Ein - 170 | 0 dB gain | | 76 | | | 80 | | ` | 81 | | | 82 | | | | Spurious Free<br>Dynamic Range | Fin = 170<br>MHz | 3.5 dB coarse gain | | 78 | | | 82 | | | 83 | | | 84 | | dBc | | | Fin 200 | 0 dB gain | | 75 | | | 77 | | ` | 79 | | | 79 | | | | | Fin = 230<br>MHz | 3.5 dB coarse gain | | 76 | | | 79 | | · | 81 | | | 82 | | | # **ELECTRICAL CHARACTERISTICS (continued)** Typical values are at 25°C, min and max values are across the full temperature range $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, applies to CMOS and LVDS interfaces, unless otherwise noted. | PARAMETER | TEST C | ONDITIONS | | DS6145 | | | DS6144<br>105 MS | | | DS6143<br>= 80 MS | | A<br>F <sub>S</sub> = | UNIT | | | |------------------------------------------------|----------------------------------|--------------------------------------|-----|--------|-----|-----|------------------|-----|-----|-------------------|-----|-----------------------|------|-----|-----------------| | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | | Fin = 10 MHz | | | 88.5 | | | 90 | | | 91.5 | | | 93 | | | | | Fin = 50 MHz | | 73 | 79.5 | | | 82.5 | | 77 | 88 | | | 88 | | | | | Fin = 70 MHz | | | 82 | | TBD | 83 | | | 83 | | TBD | 85 | | | | THD | Fin = 170 | 0 dB gain | | 73.5 | | | 79 | | · | 78 | | | 80 | | | | Total Harmonic<br>Distortion | MHz | 3.5 dB coarse gain | | 75 | | | 81 | | | 79 | | | 82 | | dBc | | | Fin = 230 | 0 dB gain | | 71.5 | | | 75.5 | | | 76 | | | 76 | | | | | MHz | 3.5 dB coarse gain | | 72.5 | | | 77.5 | | | 78 | | | 78.5 | | | | | Fin = 10 MHz | | | 96 | | | 96 | | | 97 | | | 98 | | | | | Fin = 50 MHz | | 76 | 95 | | | 96 | | 80 | 96 | | | 96 | | | | | Fin = 70 MHz | | | 91 | | TBD | 92 | | | 93 | | TBD | 93 | | | | HD2<br>Second | Fin 470 | 0 dB gain | | 81 | | | 83 | | | 83 | | | 86 | | | | Harmonic<br>Distortion | Fin = 170<br>MHz | 3.5 dB coarse gain | | 82 | | | 84 | | | 84 | | | 87 | | dBc | | | Fin 220 | 0 dB gain | | 75 | | | 79 | | | 80 | | | 79 | | | | | Fin = 230<br>MHz | 3.5 dB coarse gain | | 76 | | | 81 | | | 81 | | | 81 | | | | | Fin = 10 MHz | | | 90 | | | 91 | | | 93 | | | 95 | | | | | Fin = 50 MHz | | 76 | 80 | | | 83 | | 80 | 89 | | | 89 | | | | | Fin = 70 MHz | | | 84 | | TBD | 84 | | | 84 | | TBD | 86 | | | | HD3 | Fin = 170 | 0 dB gain | | 76 | | | 80 | | | 81 | | | 82 | | | | Third Harmonic<br>Distortion | MHz | 3.5 dB coarse gain | | 78 | | | 82 | | | 83 | | | 84 | | dBc | | | Fin = 230 | 0 dB gain | | 75 | | | 77 | | | 79 | | | 79 | | | | | MHz | 3.5 dB coarse gain | | 76 | | | 79 | | | 81 | | | 82 | | | | | Fin = 10 MHz | | | 93 | | | 94 | | | 96 | | | 97 | | | | | Fin = 50 MHz | | | 92 | | | 90 | | | 93 | | | 96 | | | | Worst Spur | Fin = 70 MHz | | | 91 | | | 90 | | | 92 | | | 95 | | | | (Other than<br>HD2, HD3) | Fin = 170<br>MHz | | | 90 | | | 89 | | | 89 | | | 91 | | dBc | | | Fin = 230<br>MHz | | | 90 | | | 88 | | | 89 | | | 90 | | | | IMD<br>2-Tone<br>Intermodulation<br>Distortion | F1 = 185 MHz,<br>each tone at -7 | F2 = 190 MHz<br>dBFS | | 83 | | | 82 | | | 84 | | | 88 | | dBFS | | Input Overload<br>Recovery | | thin 1% (of final overload with sine | | 1 | | | 1 | | | 1 | | | 1 | | clock<br>cycles | | PSRR<br>AC Power<br>Supply<br>Rejection Ratio | for 100 mVpp s<br>supply | signal on AVDD | | 35 | | | 35 | | | 35 | | | 35 | | dBc | # DIGITAL CHARACTERISTICS(1) The DC specifications refer to the condition where the digital outputs are not switching, but are permanently at a valid logic level 0 or 1 AVDD = 3.3 V | PARAMETER | TEST CONDITIONS | ADS61<br>ADS61 | | | | |-----------------------------------------------------|--------------------------------------------------------------------|----------------|-------|-----|------| | | | MIN | TYP | MAX | UNIT | | DIGITAL INPUTS | | | | | | | High-level input voltage | | 2.4 | | | V | | Low-level input voltage | | | | 0.8 | V | | High-level input current | | | 33 | | μA | | Low-level input current | | | -33 | | μA | | Input capacitance | | | 4 | | pF | | DIGITAL OUTPUTS - CMOS INTERFACE, DRVI | DD = 1.8 to 3.3 V | | | | | | High-level output voltage | | | DRVDD | | V | | Low-level output voltage | | | 0 | | V | | Output capacitance | Output capacitance inside the device, from each output to ground | | 2 | | pF | | DIGITAL OUTPUTS – LVDS INTERFACE, DRVD | D = 3.3 V, $I_0$ = 3.5 mA, $R_L$ = 100 $\Omega$ <sup>(2)</sup> | | | | | | High-level output voltage | | | 1375 | | mV | | Low-level output voltage | | | 1025 | | mV | | Output differential voltage, V <sub>OD</sub> | | 225 | 350 | | mV | | V <sub>OS</sub> Output offset voltage, single-ended | Common-mode voltage of OUTP, OUTM | | 1200 | | mV | | Output capacitance | Output capacitance inside the device, from either output to ground | | 2 | | pF | <sup>(1)</sup> All LVDS and CMOS specifications are characterized, but not tested at production. <sup>(2)</sup> $I_0$ refers to the LVDS buffer current setting, $R_L$ is the differential load resistance between the LVDS output pair. ## TIMING CHARACTERISTICS – LVDS AND CMOS MODES(1) Typical values are at 25°C, min and max values are across the full temperature range $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.5 $V_{PP}$ clock amplitude, $C_L = 5 \text{ pF}^{(2)}$ , $I_O = 3.5 \text{ mA}$ , $R_L = 100 \Omega^{(3)}$ , no internal termination, unless otherwise noted. For timings at lower sampling frequencies, see section Output Timings in the APPLICATION INFORMATION of this data sheet. | PA | RAMETER | TEST CONI | DITIONS | | DS6145<br>125 MS | | | DS6144<br>105 MSI | PS | | DS6143<br>80 MS | | | DS6142<br>= 65 MS | | UNIT | |------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------|-----------|------------------|----------|------------|-------------------|-----|-----|-----------------|-----|-----|-------------------|-----|-----------------| | | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | t <sub>a</sub> | Aperture<br>delay | | | 0.7 | 1.5 | 2.5 | 0.7 | 1.5 | 2.5 | 0.7 | 1.5 | 2.5 | 0.7 | 1.5 | 2.5 | ns | | t <sub>j</sub> | Aperture<br>jitter | | | | 150 | | | 150 | | | 150 | | | 150 | | fs rms | | | Wake-up | from global podown | ower | | | 50 | | | 50 | | | 50 | | | 50 | μs | | | time | from standby | | | | 50 | | | 50 | | | 50 | | | 50 | μs | | | (to valid<br>data) | from output | CMOS | | | 200 | | | 200 | | | 200 | | | 200 | ns | | | | buffer<br>disable | LVDS | | | 500 | | | 500 | | | 500 | | | 500 | ns | | | Latency | | | | 9 | | | 9 | | | 9 | | | 9 | | clock<br>cycles | | DDR L | VDS MODE <sup>(4)</sup> , | DRVDD = 3.3 | ٧ | | | | | | | | | | | | | | | t <sub>su</sub> | Data setup time <sup>(5)</sup> | Data valid <sup>(6)</sup><br>zero-cross of<br>CLKOUTP | | 1.7 | 2.3 | | 2.5 | 3.1 | | 3.9 | 4.5 | | 5.4 | 6.0 | | ns | | t <sub>h</sub> | Data hold time <sup>(5)</sup> | Zero-cross of<br>CLKOUTP to<br>becoming inv | data | 0.7 | 1.7 | | 0.7 | 1.7 | | 0.7 | 1.7 | | 0.7 | 1.7 | | ns | | t <sub>PDI</sub> | Clock<br>propagation<br>delay | Input clock ris<br>zero-cross to<br>clock rising e<br>zero-cross | output | 4.3 | 5.8 | 7.3 | 4.3 | 5.8 | 7.3 | 4.3 | 5.8 | 7.3 | 4.3 | 5.8 | 7.3 | ns | | | LVDS bit<br>clock duty<br>cycle | Duty cycle of<br>differential clo<br>(CLKOUTP-<br>CLKOUTM)<br>10 ≤ Fs ≤ 125 | ock, | 40% | 47% | 55% | 40% | 47% | 55% | 40% | 47% | 55% | 40% | 47% | 55% | | | t <sub>r</sub> | Data rise<br>time<br>Data fall<br>time | Rise time me<br>from $-50$ mV<br>Fall time mea<br>from $50$ mV to<br>$1 \le Fs \le 125$ | to 50 mV<br>sured<br>o –50 mV | 70 | 100 | 170 | 70 | 100 | 170 | 70 | 100 | 170 | 70 | 100 | 170 | ps | | t <sub>CLKRI</sub><br>SE<br>t <sub>CLKFA</sub><br>LL | Output clock<br>rise time<br>Output clock<br>fall time | Rise time me<br>from $-50$ mV<br>Fall time mea<br>from $50$ mV to<br>$1 \le Fs \le 125$ | to 50 mV<br>sured<br>o –50 mV | 70 | 100 | 170 | 70 | 100 | 170 | 70 | 100 | 170 | 70 | 100 | 170 | ps | | PARAI | LEL CMOS M | ODE, DRVDD | = 2.5 V to | 3.3 V, de | efault ou | utput bu | ffer drive | strengt | h | | | | | | | | | t <sub>su</sub> | Data setup time <sup>(5)</sup> | Data valid <sup>(7)</sup> t<br>CLKOUT risir | | 2.9 | 4.4 | | 3.6 | 5.1 | | 5.1 | 6.6 | | 6.5 | 8.0 | | ns | | t <sub>h</sub> | Data hold time (5) | 50% of CLKC<br>edge to data<br>becoming inv | _ | 1.3 | 2.7 | | 2.1 | 3.5 | | 3.6 | 5.0 | | 5.1 | 6.5 | | ns | | t <sub>PDI</sub> | Clock<br>propagation<br>delay | Input clock ris<br>zero-cross to<br>CLKOUT risir | 50% of | 5 | 6.5 | 7.9 | 5 | 6.5 | 7.9 | 5 | 6.5 | 7.9 | 5 | 6.5 | 7.9 | ns | - (1) Timing parameters are specified by design and characterization and not tested in production. - (2) C<sub>L</sub> is the effective external single-ended load capacitance between each output pin and ground. - (3) I<sub>O</sub> refers to the LVDS buffer current setting; R<sub>L</sub> is the differential load resistance between the LVDS output pair. - (4) Measurements are done with a transmission line of 100 $\Omega$ characteristic impedance between the device and the load. - (5) Setup and hold time specifications take into account the effect of jitter on the output data and clock. These specifications also assume that the data and clock paths are perfectly matched within the receiver. Any mismatch in these paths within the receiver would appear as reduced timing margin. - 6) Data valid refers to logic high of +100 mV and logic low of -100 mV. - (7) Data valid refers to logic high of 2 V and logic low of 0.8 V SLWS198-JULY 2007 # TIMING CHARACTERISTICS – LVDS AND CMOS MODES (continued) For timings at lower sampling frequencies, see section Output Timings in the APPLICATION INFORMATION of this data sheet. | PA | RAMETER | TEST CONDITIONS | | DS6145<br>125 MS | | | DS6144<br>105 MSI | PS | ADS6143<br>F <sub>S</sub> = 80 MSPS | | | F <sub>S</sub> = | | UNIT | | |------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|------------------|-----|-----|-------------------|-----|-------------------------------------|-----|-----|------------------|-----|------|----| | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | | Output clock duty cycle | Duty cycle of output clock (CLKOUT) 10 ≤ Fs ≤ 125 MSPS | 45% | 50% | 55% | 45% | 50% | 55% | 45% | 50% | 55% | 45% | 50% | 55% | | | t <sub>r</sub> | Data rise<br>time<br>Data fall<br>time | Rise time measured from 20% to 80% of DRVDD Fall time measured from 80% to 20% of DRVDD $1 \le Fs \le 125$ MSPS | 0.8 | 1.5 | 2.4 | 0.8 | 1.5 | 2.4 | 0.8 | 1.5 | 2.4 | 0.8 | 1.5 | 2.4 | ns | | t <sub>CLKRI</sub><br>SE<br>t <sub>CLKFA</sub><br>LL | Output clock<br>rise time<br>Output clock<br>fall time | Rise time measured from 20% to 80% of DRVDD Fall time measured from 80% to 20% of DRVDD $1 \le Fs \le 125$ MSPS | 0.8 | 1.5 | 2.4 | 0.8 | 1.5 | 2.4 | 0.8 | 1.5 | 2.4 | 0.8 | 1.5 | 2.4 | ns | Figure 1. Latency <sup>(2)</sup>Dn+1 – Bits D1, D3, D5, D7, D9, D11, D13 Figure 2. LVDS Mode Timing Figure 3. CMOS Mode Timing <sup>(1)</sup>Dn – Bits D0–D13 #### **DEVICE PROGRAMMING MODES** ADS614X has several features that can be easily configured using either parallel interface control or serial interface programming. ## **USING PARALLEL INTERFACE CONTROL ONLY** To control the device using parallel interface, keep RESET tied to **high** (DRVDD). Now, SEN, SCLK, SDATA and PDN function as parallel interface control pins. These pins can be used to directly control certain modes of the ADC by connecting them to the correct voltage levels (as described in Table 2 to Table 4). There is no need to apply a reset pulse. Frequently used functions are controlled in this mode — standby, selection between LVDS/CMOS output format, internal/external reference and 2s complement/straight binary output format. Table 1 describes the modes controlled by the parallel pins. **Table 1. Parallel Pin Definitions** | PIN | DESCRIPTION | |------------|------------------------------------------------------------------------------------------------| | PDN, SDATA | Controls global power down, standby and output buffer disable functions. | | SEN | Output interface (CMOS or LVDS) and Data format (2s complement and straight binary) selection. | | SCLK | Coarse gain and Internal/External reference selection. | #### **USING SERIAL INTERFACE PROGRAMMING ONLY** To program using the serial interface, the internal registers must first be reset to their default values, and the RESET pin must be kept **low**. In this mode, SEN, SDATA, and SCLK function as serial interface pins and are used to access the internal registers of ADC. The registers are reset either by applying a pulse on the RESET pin, or by a **high** setting on the <RST> bit (D4 in register 0x00). The Serial Interface section describes the register programming and register reset in more detail. Figure 4. Simple Scheme to Configure Parallel Pins #### **DESCRIPTION OF PARALLEL PINS** #### **Table 2. SCLK Control Pin** | SCLK | DESCRIPTION | | | | | | | |------------|--------------------------------------------------------------------------------|--|--|--|--|--|--| | 0 | Internal reference and 0 dB gain (Full-scale = 2 V <sub>PP</sub> ) | | | | | | | | (3/8) AVDD | rnal reference and 0 dB gain (Full-scale = 2 V <sub>PP</sub> ) | | | | | | | | (5/8) AVDD | External reference and 3.5 dB coarse gain (Full-scale = 1.34 V <sub>PP</sub> ) | | | | | | | | AVDD | Internal reference and 3.5 dB coarse gain (Full-scale = 1.34 V <sub>PP</sub> ) | | | | | | | #### **Table 3. SEN Control Pin** | SEN | DESCRIPTION | |------------|--------------------------------------------------| | 0 | 2s complement format and DDR LVDS interface | | (3/8) AVDD | Straight binary format and DDR LVDS interface | | (5/8) AVDD | Straight binary and parallel CMOS interface | | AVDD | 2s complement format and parallel CMOS interface | **Table 4. SDATA, PDN Control Pins** | SDATA | PDN | DESCRIPTION | |-------------|-------------|---------------------------------------------------------------------------------------------------| | Low | Low | Normal operation | | Low | High (AVDD) | Standby - only the ADC is powered down | | High (AVDD) | Low | Output buffers are powered down, Fast wake-up time | | High (AVDD) | High (AVDD) | Global power down. ADC, internal reference and output buffers are powered down, Slow wake-up time | ## **SERIAL INTERFACE** The ADC has a set of internal registers, which can be accessed through the serial interface formed by pins SEN (Serial interface Enable), SCLK (Serial Interface Clock), SDATA (Serial Interface Data) and RESET. After device power-up, the internal registers must be reset to their default values by applying a high-going pulse on RESET (of width greater than 10 ns). Serial shift of bits into the device is enabled when SEN is low. Serial data SDATA is latched at every falling edge of SCLK when SEN is active (low). The serial data is loaded into the register at every 16th SCLK falling edge when SEN is low. If the word length exceeds a multiple of 16 bits, the excess bits are ignored. Data is loaded in multiples of 16-bit words within a single active SEN pulse. The first 5 bits form the register address and the remaining 11 bits form the register data. The interface can work with SCLK frequency from 20 MHz down to very low speeds (few Hertz) and also with non-50% SCLK duty cycle. Figure 5. Serial Interface Timing Diagram #### **REGISTER INITIALIZATION** After power-up, the internal registers *must* be reset to their default values. This is done in one of two ways: 1. Either through hardware reset by applying a high-going pulse on RESET pin (of width greater than 10 ns) as shown in Figure 5. OR 2. By applying software reset. Using the serial interface, set the <RST> bit (D4 in register 0x00) to **high**. This initializes the internal registers to their default values and then self-resets the <RST> bit to **low**. In this case the RESET pin is kept **low**. #### **SERIAL INTERFACE TIMING** Typical values at 25°C, min and max values across the full temperature range $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = DRVDD = 3.3 V (unless otherwise noted) | | | MIN | TYP | MAX | UNIT | |---------------------|--------------------------------------|------|-----|-----|------| | f <sub>SCLK</sub> | SCLK frequency = 1/t <sub>SCLK</sub> | > DC | | 20 | MHz | | t <sub>SLOADS</sub> | SEN to SCLK setup time | | 25 | | ns | | t <sub>SLOADH</sub> | SCLK to SEN hold time | | 25 | | ns | | t <sub>DSU</sub> | SDATA setup time | | 25 | | ns | | t <sub>DH</sub> | SDATA hold time | | 25 | | ns | ## **RESET TIMING** Typical values at 25°C, min and max values across the full temperature range $T_{MIN} = -40$ °C to $T_{MAX} = 85$ °C, AVDD = DRVDD = 3.3 V (unless otherwise noted) | | PARAMETER | MIN | TYP | MAX | UNIT | | |-----------------|----------------------|-------------------------------------------------------------|-----|-----|------|----| | t <sub>1</sub> | Power-on delay | Delay from power-up of AVDD and DRVDD to RESET pulse active | 5 | | | ms | | t <sub>2</sub> | Reset pulse width | Pulse width of active RESET signal | 10 | | | ns | | t <sub>3</sub> | Register write delay | Delay from RESET disable to SEN active | 25 | | | ns | | t <sub>PO</sub> | Power-up time | Delay from power-up of AVDD and DRVDD to output stable | | 6.5 | | ms | NOTE: A high-going pulse on RESET pin is required in serial interface mode in case of initialization through hardware reset. For parallel interface operation, RESET has to be tied permanently HIGH. Figure 6. Reset Timing Diagram ## **SERIAL REGISTER MAP** Table 5 gives a summary of all the modes that can be programmed through the serial interface. Table 5. Summary of Functions Supported by Serial Interface<sup>(1)(2)</sup> | REGISTER<br>ADDRESS<br>IN HEX | | | | | REGIS | TER FUNCT | ions | | | | | |-------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------|------------------------------------|----|--------------------------------------------------------|----|--------------------------------------| | A4 - A0 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 00 | <pdn obuf=""> Output buffers powered down</pdn> | <coarse gain=""> Coarse gain</coarse> | <lvds<br>CMOS&gt;<br/>LVDS or<br/>CMOS output<br/>interface</lvds<br> | 0 | 0 | <ref><br/>Internal or<br/>external<br/>Reference</ref> | <rst><br/>Software<br/>Reset</rst> | 0 | <pdn clkout=""> Output clock buffer powered down</pdn> | 0 | <stby><br/>ADC Power<br/>down</stby> | | 04 | <pre><dataou posn="" t=""> Output data position control</dataou></pre> | <clkout edge=""> Output Clock edge control</clkout> | <clkout posn=""> Output Clock position control</clkout> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 09 | Bit-wise or<br>Byte-wise<br>control | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0A | <pre><data format=""> 2s complement or straight binary</data></pre> | 0 | 0 | <tes< td=""><td>ST PATTER</td><td>RNS&gt;</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td></tes<> | ST PATTER | RNS> | 0 | 0 | 0 | 0 | 0 | | 0B | | | | | STOM LO | | | | | 0 | 0 | | 0C | F | <fine gain:<br="">ine Gain 0 to 6</fine> | | 0 0 CUSTOM HIGH> Custom Pattern upper 5 | | | | | | | | | 0E | 0 | LV | DS Internal Terr | LVDS Termination rmination control for output data and clock | | | | | | DC | JRRENT<br>DUBLE><br>urrent double | | 0F | 0 | 0 | 0 | CMOS | <drive buffe<="" output="" td=""><td>0</td><td>0</td><td>0</td></drive> | 0 | 0 | 0 | | | | <sup>(1)</sup> The unused bits in each register (shown by blank cells in above table) must be programmed as '0'.(2) Multiple functions in a register can be programmed in a single write operation. D0 #### **DESCRIPTION OF SERIAL REGISTERS** Each register function is explained in detail below. ## Table 6. Serial Register A | A4-A0<br>(hex) | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------------|---------------------------------------------------------|-------------------------------------------------|-------------------------------------------------------------|----|----|--------------------------------------------------------|------------------------------------|----|--------------------------------------------------------|----|--------------------------------------| | 00 | <pdn obuf=""><br/>Output buffers<br/>powered down</pdn> | <coarse<br>GAIN&gt;<br/>Coarse gain</coarse<br> | <lvds cmos=""><br/>LVDS or CMOS<br/>output interface</lvds> | 0 | 0 | <ref><br/>Internal or<br/>external<br/>reference</ref> | <rst><br/>Software<br/>Reset</rst> | 0 | <pdn clkout=""> Output clock buffer powered down</pdn> | 0 | <stby><br/>ADC Power<br/>down</stby> | - Normal operation Device enters standby mode where only ADC is powered down. PDN CLKOUT> Power down modes - 0 Output clock is active (on CLKOUT) pin <STBY> Power down modes - 1 Output clock buffer is powered down and becomes tri-stated. Data outputs are unaffected. - D4 <RST> - Software reset applied resets all internal registers and the bit self-clears to 0. - Quantification Quantification</l - D8 <LVDS CMOS> Output Interface selection - 0 Parallel CMOS interface - 1 DDR LVDS interface - D9 <COARSE GAIN> Gain programming - 0 0 dB coarse gain - 1 3.5 dB coarse gain - D10 <PDN OBUF> Power down modes - Output data and clock buffers enabled - 1 Output data and clock buffers disabled ## Table 7. Serial Register B | A4-A0<br>(hex) | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------------|-------------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------|----|----|----|----|----|----|----|----| | 04 | <pre><dataout posn=""> Output data position control</dataout></pre> | <clkout edge=""> Output Clock edge control</clkout> | <pre><clkout posn=""> Output Clock position control</clkout></pre> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## D8 <CLKOUT POSN> Output clock position control - O Default output clock position after reset. The setup/hold timings for this clock position are specified in the timing specifications table. - 1 Output clock shifted (delayed) by 400 ps #### D9 <CLKOUT EDGE> - 0 Use rising edge to capture data - 1 Use falling edge to capture data ## D10 <DATAOUT\_POSN> 0 1 ## Table 8. Serial Register C | A4-A0<br>(hex) | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------------|----------------------------------|----|----|----|----|----|----|----|----|----|----| | 09 | Bit-wise or<br>Byte-wise control | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### D10 Bit-wise or byte-wise selection (DDR LVDS mode only) - Dit-wise sequence Even data bits (D0, D2, D4..D12) are output at rising edge of CLKOUTP and odd data bits (D1, D3, D5..D13) at falling edge of CLKOUTP - Byte-wise sequence Lower 7 data bits (D0-D7) are output at rising edge of CLKOUTP and upper 7 data bits (D8-D13) at falling edge of CLKOUTP ## Table 9. Serial Register D | A4-A0<br>(hex) | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------------|--------------------------------------------|----|----|-------------------------------------------------------------------------------------------------------|---------|------|----|----|----|----|----| | 0A | <df> 2s complement or straight binary</df> | 0 | 0 | <tes< th=""><th>T PATTE</th><th>RNS&gt;</th><th>0</th><th>0</th><th>0</th><th>0</th><th>0</th></tes<> | T PATTE | RNS> | 0 | 0 | 0 | 0 | 0 | #### D7-D5 Test Patterns | 000 | Normal | operation - | <D13:D0> = | ADC output | |-----|--------|-------------|------------|------------| |-----|--------|-------------|------------|------------| 001 All zeros - <D13:D0> = 0x0000 010 All ones - <D13:D0> = 0x3FFF O11 Toggle pattern - <D13:D0> toggles between 0x2AAA and 0x1555 100 Digital ramp - <D13:D0> increments from 0x0000 to 0x3FFF by one code every cycle 101 Custom pattern - <D13:D0> = contents of CUSTOM PATTERN registers 110 Unused 111 Unused ## D10 < DATA FORMAT> 0 2s complement 1 Straight binary ### Table 10. Serial Register E | A4-A0<br>(hex) | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------------|-----|----|-----|-------------------------------------------------------------------------------------------------------------------------------|----|-----|----|----|----|----|----| | 0B | | | Low | <custom 9="" bits="" cus<="" ler="" of="" td=""><th></th><th>ern</th><td></td><td></td><th></th><td>0</td><td>0</td></custom> | | ern | | | | 0 | 0 | ## Table 11. Serial Register F | A4–A0<br>(hex) | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------------|------------------------------------------|----|----|----|----|----|----------------------------------------------------------|----|----|----|----| | 0C | <fine gain=""> Fine Gain 0 to 6dB</fine> | | 0 | 0 | 0 | ı | <custom high=""> Upper 5 bits of custom pattern</custom> | | | | | Reg 0B <CUSTOM LOW> - Specifies lower 9 bits of custom pattern D10-D2 Reg 0C **<CUSTOM HIGH>** - Specifies upper 5 bits of custom pattern D4-D0 ## D10-D8 <FINE GAIN> Gain programming 000 0 dB gain 001 1 dB gain 010 2 dB gain 011 3 dB gain 100 4 dB gain 101 5 dB gain 110 6 dB gain 111 Unused # Table 12. Serial Register H | A4-A0<br>(hex) | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------------|-----|---------|------------------------------------------------------------------------------------------|----|----|----|--------------|----------------------------------|-------------|---------------------------------|----| | 0E | 0 | LVDS In | <lvds termination=""> LVDS Internal Termination control for output data and clock</lvds> | | | | CURF<br>LVDS | /DS<br>RENT><br>Current<br>ntrol | DOU<br>LVDS | RENT<br>BLE><br>current<br>ible | | | D1-D0 | CURRENT DOUBLE> LVDS current programming | |-------|-----------------------------------------------------------------------------| | D0 | LVDS data buffer current control | | 0 | default current, set by <lvds_curr></lvds_curr> | | 1 | 2x LVDS current set by <lvds_curr></lvds_curr> | | D1 | LVDS clock buffer current control | | 0 | default current, set by <lvds_curr></lvds_curr> | | 1 | 2x LVDS current set by <lvds_curr></lvds_curr> | | D3-D2 | <lvds current=""> LVDS current programming</lvds> | | 00 | 3.5 mA | | 01 | 2.5 mA | | 10 | 4.5 mA | | 11 | 1.75 mA | | D9-D4 | LVDS internal termination | | D9-D7 | <b><data term=""></data></b> Internal termination for LVDS output data bits | | 000 | No internal termination | | 001 | $300~\Omega$ | | 010 | 185 Ω | | 011 | 115 Ω | | 100 | 150 Ω | | 101 | 100 Ω | | 110 | 80 Ω | | 111 | 65 Ω | | D6-D4 | <b>CLKOUT TERM&gt;</b> Internal termination for LVDS output clock | | 000 | No internal termination | | 001 | 300 Ω | | 010 | 185 Ω | | 011 | 115 Ω | | 100 | 150 Ω | | 101 | 100 Ω | | 110 | 80 Ω | | 111 | 65 Ω | # Table 13. Serial Register I | A4-A0<br>(hex) | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----------------|-----|----|----|---------|----------------------------------------------------------------------------------|----|----|----|----|----|----| | 0F | 0 | 0 | 0 | CMOS ou | <pre><drive strength=""> CMOS output buffer drive strength control</drive></pre> | | | | 0 | 0 | 0 | | D7-D4 | <drive strength=""> Output buffer drive strength controls</drive> | |--------------------|---------------------------------------------------------------------------------| | 0101 | WEAKER than default drive | | 0000 | DEFAULT drive strength | | 1111 | STRONGER than default drive strength (recommended for load capacitances > 5 pF) | | 1010 | MAXIMUM drive strength (recommended for load capacitances > 5 pF) | | Other combinations | Do not use | # **PIN CONFIGURATION (CMOS MODE)** #### RHB PACKAGE (TOP VIEW) CLKOUT OVR **D13 D12** D10 11 30 29 28 27 26 25 31 Pad Connected To D7 DRVDD 24 **DRGND** 2 RESET D6 23 **SCLK** 3 D5 SDATA 21 D4 4 D3 SEN 5 20 **AGND** 6 19 D2 CLKP D1 18 CLKM 8 D0 Figure 7. CMOS Mode Pinout AVDD 4 AVDD ## **PIN ASSIGNMENTS - CMOS Mode** | PIN NAME | DESCRIPTION | PIN<br>TYPE | PIN<br>NUMBER | NUMBER<br>OF PINS | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------|-------------------| | AVDD | Analog power supply | I | 13, 15 | 2 | | AGND | Analog ground | I | 6, 9, 12 | 3 | | CLKP, CLKM | Differential clock input | I | 7, 8 | 2 | | INP, INM | Differential analog input | I | 10, 11 | 2 | | VCM | Internal reference mode – Common-mode voltage output. External reference mode – Reference input. The voltage forced on this pin sets the internal references. | I/O | 14 | 1 | | RESET | Serial interface RESET input. When using the serial interface mode, the user MUST initialize internal registers through hardware RESET by applying a high-going pulse on this pin, or by using the software reset option. See the SERIAL INTERFACE section. In parallel interface mode, the user has to tie the RESET pin permanently HIGH. (SCLK, SDATA and SEN are used as parallel pin controls in this mode) The pin has an internal $100\text{-k}\Omega$ pull-down resistor. | I | 2 | 1 | | SCLK | This pin functions as serial interface clock input when RESET is low. When RESET is tied high, it controls the coarse gain and internal/external reference selection. Tie SCLK to <i>low</i> for internal reference and 0 dB gain and <i>high</i> for internal reference and 3.5 dB gain. See Table 2. The pin has an internal $100-k\Omega$ pull-down resistor. | I | 3 | 1 | | SDATA | This pin functions as serial interface data input when RESET is <i>low</i> . It controls various power down modes along with PDN pin when RESET is tied <i>high</i> . See Table 4 for detailed information. The pin has an internal 100 k $\Omega$ pull-down resistor. | I | 4 | 1 | | SEN | This pin functions as serial interface enable input when RESET is <i>low</i> . When RESET is high, it controls output interface type and data formats. See Table 3 for detailed information. The pin has an internal $100\text{-}k\Omega$ pull-up resistor to DRVDD. | I | 5 | 1 | | PDN | Global power down control pin | I | 16 | 1 | # PIN CONFIGURATION (CMOS MODE) (continued) PIN ASSIGNMENTS – CMOS Mode (continued) | PIN NAME | DESCRIPTION | PIN<br>TYPE | PIN<br>NUMBER | NUMBER<br>OF PINS | |----------|---------------------------------------------------------------------------------------------------------------------------------|-------------|---------------|-------------------| | CLKOUT | CMOS output clock | 0 | 26 | 1 | | D0 | CMOS output data D0 | 0 | 17 | 1 | | D0 | CMOS output data D1 | 0 | 18 | 1 | | D2 | CMOS output data D2 | 0 | 19 | 1 | | D2 | CMOS output data D3 | 0 | 20 | 1 | | D4 | CMOS output data D4 | 0 | 21 | 1 | | D4 | CMOS output data D5 | 0 | 22 | 1 | | D6 | CMOS output data D6 | 0 | 23 | 1 | | D7 | CMOS output data D7 | 0 | 24 | 1 | | D8 | CMOS output data D8 | 0 | 27 | 1 | | D9 | CMOS output data D9 | 0 | 28 | 1 | | D10 | CMOS output data D10 | 0 | 29 | 1 | | D11 | CMOS output data D11 | 0 | 30 | 1 | | D12 | CMOS output data D12 | 0 | 31 | 1 | | D13 | CMOS output data D13 | 0 | 32 | 1 | | OVR | Indicates over-voltage on analog inputs (for differential input greater than full-scale), CMOS level | 0 | 25 | 1 | | DRVDD | Digital supply | 1 | 1 | 1 | | DRGND | Digital ground. Connect the pad to the ground plane. See <i>Board Design Considerations</i> in application information section. | I | PAD | 1 | # PIN CONFIGURATION (LVDS MODE) Figure 8. LVDS Mode Pinout ## PIN ASSIGNMENTS - LVDS Mode | PIN NAME | DESCRIPTION | PIN<br>TYPE | PIN<br>NUMBER | NUMBER<br>OF PINS | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------|-------------------| | AVDD | Analog power supply | I | 13, 15 | 2 | | AGND | Analog ground | ı | 6, 12 | 3 | | CLKP, CLKM | Differential clock input | I | 7, 8 | 2 | | INP, INM | Differential analog input | I | 10, 11 | 2 | | VCM | Internal reference mode – Common-mode voltage output. External reference mode – Reference input. The voltage forced on this pin sets the internal references. | I/O | 14 | 1 | | RESET | Serial interface RESET input. When using the serial interface mode, the user MUST initialize internal registers through hardware RESET by applying a high-going pulse on this pin, or by using the software reset option. See the SERIAL INTERFACE section. In parallel interface mode, the user has to tie the RESET pin permanently HIGH. (SCLK, SDATA and SEN are used as parallel pin controls in this mode) The pin has an internal $100\text{-k}\Omega$ pull-down resistor. | I | 2 | 1 | | SCLK | This pin functions as serial interface clock input when RESET is low. When RESET is tied high, it controls the coarse gain and internal/external reference selection. Tie SCLK to <i>low</i> for internal reference and 0 dB gain and <i>high</i> for internal reference and 3.5 dB gain. See Table 2. The pin has an internal $100\text{-k}\Omega$ pull-down resistor. | I | 3 | 1 | | SDATA | This pin functions as serial interface data input when RESET is <i>low</i> . It controls various power down modes along with PDN pin when RESET is tied <i>high</i> . See Table 4 for detailed information. The pin has an internal 100 k $\Omega$ pull-down resistor. | I | 4 | 1 | | SEN | This pin functions as serial interface enable input when RESET is <i>low</i> . When RESET is high, it controls output interface type and data formats. See Table 3 for detailed information. The pin has an internal $100\text{-k}\Omega$ pull-up resistor to DRVDD. | ı | 5 | 1 | | PDN | Global power down control pin | I | 16 | 1 | # PIN CONFIGURATION (LVDS MODE) (continued) PIN ASSIGNMENTS – LVDS Mode (continued) | PIN NAME | DESCRIPTION | PIN<br>TYPE | PIN<br>NUMBER | NUMBER<br>OF PINS | |-----------|---------------------------------------------------------------------------------------------------------------------------------|-------------|---------------|-------------------| | CLKOUTP | Differential output clock, true | 0 | 26 | 1 | | CLKOUTM | Differential output clock, complement | 0 | 25 | 1 | | D0_D1_P | Differential output data D0 and D1 multiplexed, true | 0 | 18 | 1 | | D0_D1_M | Differential output data D0 and D1 multiplexed, complement. | 0 | 17 | 1 | | D2_D3_P | Differential output data D2 and D3 multiplexed, true | 0 | 20 | 1 | | D2_D3_M | Differential output data D2 and D3 multiplexed, complement | 0 | 19 | 1 | | D4_D5_P | Differential output data D4 and D5 multiplexed, true | 0 | 22 | 1 | | D4_D5_M | Differential output data D4 and D5 multiplexed, complement | 0 | 21 | 1 | | D6_D7_P | Differential output data D6 and D7 multiplexed, true | 0 | 24 | 1 | | D6_D7_M | Differential output data D6 and D7 multiplexed, complement | 0 | 23 | 1 | | D8_D9_P | Differential output data D8 and D9 multiplexed, true | 0 | 28 | 1 | | D8_D9_M | Differential output data D8 and D9 multiplexed, complement | 0 | 27 | 1 | | D10_D11_P | Differential output data D10 and D11 multiplexed, true | 0 | 30 | 1 | | D10_D11_M | Differential output data D10 and D11 multiplexed, complement | 0 | 29 | 1 | | D12_D13_P | Differential output data D12 and D13 multiplexed, true | 0 | 32 | 1 | | D12_D13_M | Differential output data D12 and D13 multiplexed, complement | 0 | 31 | 1 | | DRVDD | Digital supply | 1 | 1 | 1 | | DRGND | Digital ground. Connect the pad to the ground plane. See <i>Board Design Considerations</i> in application information section. | I | PAD | 1 | ## TYPICAL CHARACTERISTICS - ADS6145 (F<sub>s</sub>= 125 MSPS) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.5 V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 dB gain, CMOS output interface (unless otherwise noted) Figure 9. Figure 10. #### FFT for 230 MHz INPUT SIGNAL Figure 11. Figure 12. Figure 13. Figure 14. # TYPICAL CHARACTERISTICS - ADS6145 (F<sub>S</sub>= 125 MSPS) (continued) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.5 V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 dB gain, CMOS output interface (unless otherwise noted) Figure 15. Figure 16. Figure 17. Figure 18. Figure 19. Figure 20. # TYPICAL CHARACTERISTICS - ADS6145 (F<sub>S</sub>= 125 MSPS) (continued) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.5 $V_{PP}$ differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 dB gain, CMOS output interface (unless otherwise noted) Figure 26. Figure 25. SFDR = 84.6 dBc 40 50 G020 # TYPICAL CHARACTERISTICS - ADS6144 (F<sub>s</sub>= 105 MSPS) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.5 V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 dB gain, CMOS output interface (unless otherwise noted) 0 -160 0 10 -20 SINAD = 73.1 dBFS - SNR = 73.7 dBFS - THD = 82.7 dBc - THD = 82.7 dBc - 100 - 120 20 FFT for 80 MHz INPUT SIGNAL Figure 27. Figure 28. f - Frequency - MHz 30 # INTERMODULATION DISTORTION (IMD) vs FREQUENCY Figure 29. Figure 30. Figure 31. Figure 32. 80 78 76 3.0 3.1 # TYPICAL CHARACTERISTICS - ADS6144 (F<sub>S</sub>= 105 MSPS) (continued) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.5 V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 dB gain, CMOS output interface (unless otherwise noted) Figure 37. 3.4 3.5 3.3 AV<sub>DD</sub> - Supply Voltage - V 72 71 70 2.0 3.6 2.4 2.6 2.8 3.0 3.2 3.4 DRV<sub>DD</sub> - Supply Voltage - V Figure 38. G029 74 73 72 3.6 92 90 88 1.8 # TYPICAL CHARACTERISTICS - ADS6144 (F<sub>S</sub>= 105 MSPS) (continued) All plots are at $25^{\circ}$ C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.5 V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 dB gain, CMOS output interface (unless otherwise noted) Figure 44. Figure 43. # TYPICAL CHARACTERISTICS - ADS6143 (F<sub>S</sub>= 80 MSPS) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.5 V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 dB gain, CMOS output interface (unless otherwise noted) Figure 45. Figure 46. #### FFT for 230 MHz INPUT SIGNAL Figure 47. Figure 48. Figure 49. Figure 50. # TYPICAL CHARACTERISTICS - ADS6143 (F<sub>S</sub>= 80 MSPS) (continued) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.5 V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 dB gain, CMOS output interface (unless otherwise noted) Figure 52. Figure 53. Figure 54. Figure 55. Figure 56. # TYPICAL CHARACTERISTICS - ADS6143 (F<sub>S</sub>= 80 MSPS) (continued) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.5 V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 dB gain, CMOS output interface (unless otherwise noted) Figure 62. G053 Output Code Figure 61. # TYPICAL CHARACTERISTICS - ADS6142 (F<sub>S</sub>= 65 MSPS) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.5 V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 dB gain, CMOS output interface (unless otherwise noted) FFT for 90 MHz INPUT SIGNAL Figure 63. Figure 64. INTERMODULATION DISTORTION (IMD) vs FREQUENCY Figure 65. Figure 67. Figure 68. # TYPICAL CHARACTERISTICS - ADS6142 (F<sub>S</sub>= 65 MSPS) (continued) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.5 $V_{PP}$ differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 dB gain, CMOS output interface (unless otherwise noted) DRV<sub>DD</sub> - Supply Voltage - V Figure 74. G065 AV<sub>DD</sub> - Supply Voltage - V Figure 73. # TYPICAL CHARACTERISTICS - ADS6142 (F<sub>S</sub>= 65 MSPS) (continued) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, $1.5 \text{ V}_{PP}$ differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 dB gain, CMOS output interface (unless otherwise noted) Figure 80. Figure 79. # TYPICAL CHARACTERISTICS - LOW SAMPLING FREQUENCIES All plots are at 25°C, AVDD = DRVDD = 3.3 V, sine wave input clock, 1.5 V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 dB gain, CMOS output interface (unless otherwise noted) # $F_s = 40 MSPS$ Figure 81. Figure 82. # $F_S = 25 MSPS$ Figure 83. Figure 84. # **COMMON PLOTS** All plots are at 25°C, AVDD = DRVDD = 3.3 V, sine wave input clock, 1.5 V<sub>PP</sub> differential clock amplitude, 50% clock duty cycle, -1 dBFS differential analog input, internal reference mode, 0 dB gain, CMOS output interface (unless otherwise noted) POWER DISSIPATION vs SAMPLING FREQUENCY (DDR LVDS and CMOS) Figure 85. Figure 86. #### DRVDD current vs SAMPLING FREQUENCY across load capacitance (CMOS) Figure 87. # **Contour Plots Across Input and Sampling Frequencies** Figure 88. SFDR Contour (no gain, Full-scale = 2 V<sub>PP</sub>) Figure 89. SFDR Contour (with 3.5 dB coarse gain, $F_S = V_{PP}$ ) Figure 90. SNR Contour (no gain, $F_S = 2 V_{PP}$ ) Figure 91. SNR Contour (with 3.5 dB coarse gain, $F_S = V_{PP}$ ) #### **APPLICATION INFORMATION** #### THEORY OF OPERATION ADS614X is a family of low power 14-bit pipeline ADC in a CMOS process up to 125 MSPS sampling frequency. It is based on switched capacitor technology and runs off a single 3.3-V supply. The conversion process is initiated by a rising edge of the external input clock. Once the signal is captured by the input sample and hold, the input sample is sequentially converted by a series of lower resolution stages, with the outputs combined in a digital correction logic block. At every clock edge, the sample propagates through the pipeline resulting in a data latency of TBD clock cycles. The output is available as 14-bit data, in DDR LVDS or CMOS and coded in either straight offset binary or binary 2s complement format. ## **ANALOG INPUT** The analog input consists of a switched-capacitor based differential sample and hold architecture, shown in Figure 92. This differential topology results in good ac-performance even for high input frequencies at high sampling rates. The INP and INM pins have to be externally biased around a common-mode voltage of 1.5 V available on VCM pin TBD. For a full-scale differential input, each input pin INP, INM has to swing symmetrically between VCM + 0.5 V and VCM -0.5 V, resulting in a $2\text{-V}_{PP}$ differential input swing. The maximum swing is determined by the internal reference voltages REFP (2.5 V nominal) and REFM (0.5 V, nominal). Figure 92. Input Stage The input sampling circuit has a high 3-dB bandwidth that extends up to 450 MHz (measured from the input pins to the voltage across the sampling capacitors) Figure 93. ADC Analog Input Bandwidth ## **Drive Circuit Requirements** For optimum performance, the analog inputs must be driven differentially. This improves the common-mode noise immunity and even order harmonic rejection. A 5- $\Omega$ resistor in series with each input pin is recommended to damp out ringing caused by the package parasitics. It is also necessary to present low impedance (< 50 $\Omega$ ) for the common mode switching currents. For example, this is achieved by using two resistors from each input terminated to the common mode voltage (VCM). In addition to the above, the drive circuit may have to be designed to provide a low insertion loss over the desired frequency range and matched impedance to the source. While doing this, the ADC input impedance must be considered. Figure 94 shows the input impedance (Zin = Rin + jXin) looking into the ADC input pins. It can be seen that the reactance is capacitive and Zin can be approximated by a series R-C. Figure 94. ADC Input Impedance, Zin #### **Using RF-Transformer Based Drive Circuits** Figure 95 shows a configuration using a single 1:1 turns ratio transformer (for example, Coilcraft WBC1-1) that can be used for low input frequencies (about 100 MHz). The single-ended signal is fed to the primary winding of the RF transformer. The transformer is terminated on the secondary side. Putting the termination on the secondary side helps to shield the kickbacks caused by the sampling circuit from the RF transformer's leakage inductances. The termination is accomplished by two resistors connected in series, with the center point connected to the 1.5 V common mode (VCM pin). The value of the termination resistors (connected to common mode) has to be low (< 100 $\Omega$ ) to provide a low-impedance path for the ADC common-mode switching current. Figure 95. Single Transformer Drive Circuit At high input frequencies, the mismatch in the transformer parasitic capacitance (between the windings) results in degraded even-order harmonic performance. Connecting two identical RF transformers back-to-back helps minimize this mismatch, and good performance is obtained for high frequency input signals. Figure 96 shows an example using two transformers (Coilcraft WBC1-1). An additional termination resistor pair (enclosed within the shaded box in Figure 96) may be required between the two transformers to improve the balance between the P and M sides. The center point of this termination must be connected to ground. Figure 96. Two Transformer Drive Circuit ### **Using Differential Amplifier Drive Circuits** Figure 97 shows a drive circuit using a differential amplifier (TI's THS4509) to convert a single-ended input to differential output that can be interface to the ADC analog input pins. In addition to the single-ended to differential conversion, the amplifier also provides gain (10 dB in Figure 97). $R_{FIL}$ helps to isolate the amplifier outputs from the switching input of the ADC. Together with $C_{FIL}$ it also forms a low-pass filter that band-limits the noise (and signal) at the ADC input. As the amplifier output is ac-coupled, the common-mode voltage of the ADC input pins is set using two 200 $\Omega$ resistors connected to VCM. The amplifier output can also be dc-coupled. Using the output common-mode control of the THS4509, the ADC input pins can be biased to 1.5 V. In this case, use +4 V and -1 V supplies for the THS4509 so that its output common-mode voltage (1.5 V) is at mid-supply. Figure 97. Drive Circuit Using the THS4509 See the EVM User Guide (SLWU028) for more information. #### **Input Common-Mode** To ensure a low-noise common-mode reference, the VCM pin is filtered with a $0.1-\mu F$ low-inductance capacitor connected to ground. The VCM pin is designed to directly drive the ADC inputs. The input stage of the ADC sinks a common-mode current in the order of TBD $\mu A$ (at 125 MSPS). Equation 1 describes the dependency of the common-mode current and the sampling frequency. $$180 \mu A \times \frac{Fs}{125 \text{ MSPS}}$$ (1) Equation 1 helps to design the output capability and impedance of the CM driving circuit. #### Reference ADS614X has built-in internal references REFP and REFM, requiring no external components. Design schemes are used to linearize the converter load seen by the references; this and the integration of the requisite reference capacitors on-chip eliminates the need for external decoupling. The full-scale input range of the converter is controlled in the external reference mode as explained below. The internal or external reference modes can be selected by programming the serial interface register bit **<REF>** (Table 6). Figure 98. Reference Section #### **Internal Reference** When the device is in internal reference mode, the REFP and REFM voltages are generated internally. Common-mode voltage (1.5 V nominal) is output on VCM pin, which can be used to externally bias the analog input pins. #### **External Reference** When the device is in external reference mode, the VCM acts as a reference input pin. The voltage forced on the VCM pin is buffered and gained by 1.33 internally, generating the REFP and REFM voltages. The differential input voltage corresponding to full-scale is given by Equation 2. Full–scale differential input pp = (Voltage forced on VCM) $$\times$$ 1.33 (2) In this mode, the 1.5 V common-mode voltage to bias the input pins has to be generated externally. There is no change in performance compared to internal reference mode. #### COARSE GAIN and PROGRAMMABLE FINE GAIN ADS614X includes gain settings that can be used to get improved SFDR performance (compared to 0 dB gain mode). The gain settings are 3.5 dB coarse gain and programmable fine gain from 0 dB to 6 dB. For each gain setting, the analog input full-scale range scales proportionally, as shown in Table 14. The coarse gain is a fixed setting of 3.5 dB and is designed to improve SFDR with little degradation in SNR (as seen in Figure 13 and Figure 14). The fine gain is programmable in 1 dB steps from 0 to 6 dB. With fine gain also, SFDR improvement is achieved, but at the expense of SNR (there is about 1 dB SNR degradation for every 1 dB of fine gain). So, the fine gain can be used to trade-off between SFDR and SNR. The coarse gain makes it possible to get best SFDR but without losing SNR significantly. At high input frequencies, the gains are especially useful as the SFDR improvement is significant with marginal degradation in SINAD. The gains can be programmed using the register bits **<COARSE GAIN>** (Table 6) and **<FINE GAIN>** (Table 11). Note that the default gain after reset is 0 dB. FULL-SCALE RANGE, VPP GAIN, dB **TYPE** 0 Default after reset 2.00 3.5 Coarse setting (fixed) 1.34 1 1.78 2 1.59 3 1.42 Fine gain (programmable) 4 1.26 5 1.12 6 1.00 Table 14. Full-Scale Range Across Gains #### **CLOCK INPUT** The clock inputs of the ADS614X can be driven differentially (SINE, LVPECL or LVDS) or single-ended (LVCMOS), with little or no difference in performance between configurations. The common-mode voltage of the clock inputs is set to VCM using internal 5-k $\Omega$ resistors as shown in Figure 99. This allows the use of transformer-coupled drive circuits for sine wave clock, or ac-coupling for LVPECL, LVDS clock sources (Figure 101 and Figure 102). For best performance, it is recommended to drive the clock inputs differentially, reducing susceptibility to common-mode noise. In this case, it is best to connect both clock inputs to the differential input clock signal with 0.1-µF capacitors, as shown in Figure 101. A single-ended CMOS clock can be ac-coupled to the CLKP input, with CLKM (pin TBD) connected to ground with a 0.1-µF capacitor, as shown in Figure 102. For high input frequency sampling, the use a clock source with very low jitter is recommended. Bandpass filtering of the clock source can help reduce the effect of jitter. There is no change in performance with a non-50% duty cycle clock input. Figure 24 shows the performance of the ADC versus clock duty cycle. Figure 99. Internal Clock Buffer Figure 100. Clock Buffer Input Impedance Figure 101. Differential Clock Driving Circuit Figure 102. Single-Ended Clock Driving Circuit #### **POWER DOWN MODES** ADS614X has four power-down modes – global power down, standby, output buffer disable and input clock stopped. These modes can be set using the serial interface or using the parallel interface (pins SDATA and PDN). | POWER DOWN | PARALLEL I | NTERFACE | SERIAL INTERFACE | TOTAL POWER, | WAKE-UP TIME<br>(to valid data) | | |-----------------------|------------|----------|-----------------------------------------------|--------------|---------------------------------|--| | MODES | SDATA | PDN | REGISTER BIT (Table 6) | mW | | | | Normal operation | Low | Low | <pdn obuf="">=0 and<br/><stby>=0</stby></pdn> | 417 | - | | | Standby | Low | High | <pdn obuf="">=0 and<br/><stby>=1</stby></pdn> | 72 | Slow (50 μs) | | | Output buffer disable | High | Low | <pdn obuf="">=1 and<br/><stby>=0</stby></pdn> | 408 | Fast (200 ns) | | | Global power down | High | High | <pdn obuf="">=1 and<br/><stby>=1</stby></pdn> | 30 | Slow (50 µs) | | **Table 15. Power Down Modes** ### **Global Powerdown** In this mode, the A/D converter, internal references and the output buffers are powered down and the total power dissipation reduces to about 30 mW. The output buffers are in high impedance state. The wake-up time from the global power down to output data becoming valid in the normal mode is maximum 50 µs. Note that after coming out of global power down, optimum performance will be achieved after the internal reference voltages have stabilized (about TBD ms). #### Standby Here, only the A/D converter is powered down and the total power dissipation is about 72 mW. The wake-up time from standby to output data becoming valid is maximum 50 $\mu$ s. # **Output Buffer Disable** The data output buffers can be disabled, reducing the total power to about 408 mW. With the buffers disabled, the outputs are in high impedance state. The wake-up time from this mode to data becoming valid in normal mode is maximum 500 ns in LVDS mode and 200 ns in CMOS mode. #### **Input Clock Stop** The converter enters this mode when the input clock frequency falls below 1 MSPS. The power dissipation is about 120 mW, and the wake-up time from this mode to data becoming valid in normal mode is maximum 50 $\mu$ s. ### **Power Supply Sequence** During power-up, the AVDD and DRVDD supplies can come up in any sequence. The two supplies are separated inside the device. Externally, they can be driven from separate supplies or from a single supply. #### DIGITAL OUTPUT INTERFACE ADS614X outputs 14 data bits together with an output clock. The output interface are either parallel CMOS or DDR LVDS voltage levels and can be selected using serial register bit **<LVDS CMOS>** or parallel pin SEN. #### **Parallel CMOS Interface** In the CMOS mode, the output buffer supply (DRVDD) can be operated over a wide range from 1.8 V to 3.3 V (typical). Each data bit is output on separate pin as CMOS voltage level, every clock cycle. For DRVDD $\geq$ 2.2 V, it is recommended to use the CMOS output clock (CLKOUT) to latch data in the receiving chip. The rising edge of CLKOUT can be used to latch data in the receiver, even at the highest sampling speed (125 MSPS). It is recommended to minimize the load capacitance seen by data and clock output pins by using short traces to the receiver. Also, match the output data and clock traces to minimize the skew between them. For DRVDD < 2.2 V, it is recommended to use external clock (for example, input clock delayed to get desired setup/hold times). ## **Output Clock Position Programmability** There exists an option to shift (delay) the output clock position so that the setup time increases by 400 ps (typical, with respect to the default timings specified). This may be useful if the receiver needs more setup time, especially at high sampling frequencies. This can be programmed using the serial interface register bit **<CLKOUT POSN>** (Table 7). ## Output Buffer Strength Programmability Switching noise (caused by CMOS output data transitions) can couple into the analog inputs during the instant of sampling and degrade the SNR. The coupling and SNR degradation increases as the output buffer drive is made stronger. To minimize this, the ADS614X CMOS output buffers are designed with controlled drive strength to get best SNR. The default drive strength also ensures wide data stable window for load capacitances upto 5 pF and DRVDD supply voltage $\geq 2.2 \text{ V}$ . To ensure wide data stable window for load capacitance > 5 pF, there is an option to increase the drive strength using the serial interface (**<DRIVE STRENGTH>**, Table 13). Note that for DRVDD supply voltage < 2.2 V, it is recommended to use maximum drive strength (for any value of load capacitance). # **CMOS Mode Power Dissipation** With CMOS outputs, the DRVDD current scales with the sampling frequency and the load capacitance on every output pin. The maximum DRVDD current occurs when each output bit toggles between 0 and 1 every clock cycle. In actual applications, this condition is unlikely to occur. The actual DRVDD current would be determined by the average number of output bits switching, which is a function of the sampling frequency and the nature of the analog input signal. Digital current due to CMOS output switching = $C_L \times DRVDD \times (N \times F_{AVG})$ where $C_L$ = load capacitance, $N \times F_{AVG}$ = average number of output bits switching Figure 87 shows the current with various load capacitances across sampling frequencies at 2 MHz analog input frequency. Figure 103. CMOS Output buffers #### **DDR LVDS Interface** The LVDS interface works only with 3.3 V DRVDD supply. In this mode, the 14 data bits and the output clock are available as LVDS (Low Voltage Differential Signal) levels. Two successive data bits are multiplexed and output on each LVDS differential pair every clock cycle (DDR - Double Data Rate, Figure 104). So, there are 7 LVDS output pairs for the 14 data bits and 1 LVDS output pair for the output clock. # LVDS Buffer Current Programmability The default LVDS buffer output current is 3.5 mA. When terminated by 100 $\Omega$ , this results in a 350-mV single-ended voltage swing (700-mV<sub>PP</sub> differential swing). The LVDS buffer currents can also be programmed to 2.5 mA, 4.5 mA, and 1.75 mA (register bits **<LVDS CURRENT>**, Table 12). In addition, there is a current double mode, where this current is doubled for the data and output clock buffers (register bits **<CURRENT DOUBLE>**, Table 12). Figure 104. DDR LVDS Outputs Even data bits D0, D2, D4, D6, D8, D10, and D12 are output at the rising edge of CLKOUTP and the odd data bits D1, D3, D5, D7, D9, D11, and D13 are output at the falling edge of CLKOUTP. Both the rising and falling edges of CLKOUTP must be used to capture all the 14 data bits (see Figure 105). Figure 105. DDR LVDS Interface #### LVDS Buffer Internal Termination An internal termination option is available (using the serial interface), by which the LVDS buffers are differentially terminated inside the device. The termination resistances available are $-300~\Omega$ , $185~\Omega$ , and $150~\Omega$ (nominal with $\pm20\%$ variation). Any combination of these three terminations can be programmed; the effective termination is the parallel combination of the selected resistances. This results in eight effective terminations from open (no termination) to $65~\Omega$ . The internal termination helps to absorb any reflections coming from the receiver end, improving the signal integrity. With $100~\Omega$ internal and $100~\Omega$ external termination, the voltage swing at the receiver end is halved (compared to no internal termination). The voltage swing can be restored by using the LVDS current double mode. Figure 106 and Figure 107 compare the LVDS eye diagrams without and with internal termination (100 $\Omega$ ). With internal termination, the eye looks clean even with 10 pF load capacitance (from each outpin to ground). The terminations is programmed using register bits **<DATA TERM>** and **<CLKOUT TERM>** (Table 12). Figure 106. LVDS Eye Diagram - No Internal Termination 5-pF load capacitance Blue trace - Output Clock (CLKOUT) Pink trace - Output Data Figure 107. LVDS Eye Diagram With 100 $\Omega$ Internal Termination 10-pF load capacitance Blue trace - Output Clock (CLKOUT) Pink trace - Output Data ## **Output Data Format** Two output data formats are supported – 2s complement and offset binary. They can be selected using the parallel control pin SEN or the serial interface register bit **<DATA FORMAT>** (Table 9). ## **Output Timings** The tables below show the timings at lower sampling frequencies. Table 16. Timing Characteristics at Lower Sampling Frequencies (1)(2) | F- MCDC | t <sub>su</sub> DA | t <sub>su</sub> DATA SETUP TIME, ns | | | ATA HOLD TIM | IE, ns | t <sub>PDI</sub> CLOCK PROPAGATION DELAY, ns | | | | |---------------|--------------------|-------------------------------------|-----|-----|--------------|--------|----------------------------------------------|-----|-----|--| | Fs, MSPS | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | CMOS INTERFA | CE, DRVDD = 2 | 2.5 V to 3.3 V | | | | | | | | | | 40 | 11.3 | 12.8 | | 10 | 11.2 | | 5 | 6.5 | 7.9 | | | 20 | 23 | 25 | | 21 | 23 | | | | | | | 10 | 48 | 50 | | 46 | 48 | | | | | | | DDR LVDS INTE | RFACE, DRVD | D = 3.3 V | | | | | | | | | | 40 | 10.2 | 10.8 | | 0.7 | 1.7 | | 4.3 | 5.8 | 7.3 | | | 20 | 22 | 23 | | 0.7 | 1.7 | | 4.5 | 6.5 | 8.5 | | | 10 | 47 | 48 | | 0.7 | 1.7 | | 4.5 | 6.5 | 8.5 | | <sup>(1)</sup> Timing parameters are specified by design and characterization and not tested in production. <sup>(2)</sup> Timings are specified with default output buffer drive strength and $C_L$ = 5 pF SLWS198-JULY 2007 #### **BOARD DESIGN CONSIDERATIONS** #### Grounding A single ground plane is sufficient to give good performance, provided the analog, digital and clock sections of the board are cleanly partitioned. See the EVM User Guide (SLWU028) for details on layout and grounding. ### **Supply Decoupling** As ADS614X already includes internal decoupling, minimal external decoupling can be used without loss in performance. Note that decoupling capacitors can help to filter external power supply noise, so the optimum number of capacitors would depend on the actual application. The decoupling capacitors should be placed very close to the converter supply pins. It is recommended to use separate supplies for the analog and digital supply pins to isolate digital switching noise from sensitive analog circuitry. In case only a single 3.3-V supply is available, it should be routed first to AVDD. It can then be tapped and isolated with a ferrite bead (or inductor) with decoupling capacitor, before being routed to DRVDD. ## **Exposed Thermal Pad** It is necessary to solder the exposed pad at the bottom of the package to a ground plane for best thermal performance. For detailed information, see application notes **QFN Layout Guidelines** (SLOA122) and **QFN/SON PCB Attachment** (SLUA271). ### **DEFINITION OF SPECIFICATIONS** # **Analog Bandwidth** The analog input frequency at which the power of the fundamental is reduced by 3 dB with respect to the low frequency value. #### **Aperture Delay** The delay in time between the rising edge of the input sampling clock and the actual time at which the sampling occurs. ## **Aperture Uncertainty (Jitter)** The sample-to-sample variation in aperture delay. # **Clock Pulse Width/Duty Cycle** The duty cycle of a clock signal is the ratio of the time the clock signal remains at a logic high (clock pulse width) to the period of the clock signal. Duty cycle is typically expressed as a percentage. A perfect differential sine-wave clock results in a 50% duty cycle. #### **Maximum Conversion Rate** The maximum sampling rate at which certified operation is given. All parametric testing is performed at this sampling rate unless otherwise noted. #### **Minimum Conversion Rate** The minimum sampling rate at which the ADC functions. # **Differential Nonlinearity (DNL)** An ideal ADC exhibits code transitions at analog input values spaced exactly 1 LSB apart. The DNL is the deviation of any single step from this ideal value, measured in units of LSBs #### Integral Nonlinearity (INL) The INL is the deviation of the ADC's transfer function from a best fit line determined by a least squares curve fit of that transfer function, measured in units of LSBs. ## **Gain Error** The gain error is the deviation of the ADC's actual input full-scale range from its ideal value. The gain error is given as a percentage of the ideal input full-scale range. #### Offset Error The offset error is the difference, given in number of LSBs, between the ADC's actual average idle channel output code and the ideal average idle channel output code. This quantity is often mapped into mV. ## **Temperature Drift** The temperature drift coefficient (with respect to gain error and offset error) specifies the change per degree Celsius of the parameter from $T_{MIN}$ to $T_{MAX}$ . It is calculated by dividing the maximum deviation of the parameter across the $T_{MIN}$ to $T_{MAX}$ range by the difference $T_{MAX}$ – $T_{MIN}$ . ## **DEFINITION OF SPECIFICATIONS (continued)** ## Signal-to-Noise Ratio SNR is the ratio of the power of the fundamental $(P_S)$ to the noise floor power $(P_N)$ , excluding the power at dc and the first nine harmonics. $$SNR = 10Log^{10} \frac{P_S}{P_N}$$ (4) SNR is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full scale) when the power of the fundamental is extrapolated to the converter's full-scale range. # Signal-to-Noise and Distortion (SINAD) SINAD is the ratio of the power of the fundamental $(P_S)$ to the power of all the other spectral components including noise $(P_N)$ and distortion $(P_D)$ , but excluding dc. $$SINAD = 10Log^{10} \frac{P_S}{P_N + P_D}$$ (5) SINAD is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full scale) when the power of the fundamental is extrapolated to the converter's full-scale range. ## **Effective Number of Bits (ENOB)** The ENOB is a measure of a converter's performance as compared to the theoretical limit based on quantization noise. $$\mathsf{ENOB} = \frac{\mathsf{SINAD} - 1.76}{6.02} \tag{6}$$ ### **Total Harmonic Distortion (THD)** THD is the ratio of the power of the fundamental (P<sub>S</sub>) to the power of the first nine harmonics (P<sub>D</sub>). $$THD = 10Log^{10} \frac{P_s}{P_N}$$ (7) THD is typically given in units of dBc (dB to carrier). # Spurious-Free Dynamic Range (SFDR) The ratio of the power of the fundamental to the highest other spectral component (either spur or harmonic). SFDR is typically given in units of dBc (dB to carrier). ## **Two-Tone Intermodulation Distortion** IMD3 is the ratio of the power of the fundamental (at frequencies f1 and f2) to the power of the worst spectral component at either frequency 2f1–f2 or 2f2–f1. IMD3 is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full scale) when the power of the fundamental is extrapolated to the converter's full-scale range. # DC Power Supply Rejection Ratio (DC PSRR) The DC PSSR is the ratio of the change in offset error to a change in analog supply voltage. The DC PSRR is typically given in units of mV/V. # **DEFINITION OF SPECIFICATIONS (continued)** # **AC Power Supply Rejection Ratio (AC PSRR)** AC PSRR is the measure of rejection of variations in the supply voltage of the ADC. If $\Delta V_{SUP}$ is the change in the supply voltage and $\Delta V_{OUT}$ is the resultant change in the ADC output code (referred to the input), then PSRR = $$20\text{Log}^{10} \frac{\Delta V_{\text{OUT}}}{\Delta V_{\text{SUP}}}$$ (Expressed in dBc) (8) ## Common Mode Rejection Ratio (CMRR) CMRR is the measure of rejection of variations in the input common-mode voltage of the ADC. If $\Delta$ Vcm is the change in the input common-mode voltage and $\Delta$ V<sub>OUT</sub> is the resultant change in the ADC output code (referred to the input), then CMRR = $$20\text{Log}^{10} \frac{\Delta V_{OUT}}{\Delta V_{CM}}$$ (Expressed in dBc) (9) # **Voltage Overload Recovery** The number of clock cycles taken to recover to less than 1% error for a 6-dB overload on the analog inputs. A 6-dBFS sine wave at Nyquist frequency is used as the test stimulus. i.com 10-Aug-2007 ### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------| | ADS6142IRHBR | PREVIEW | QFN | RHB | 32 | 3000 | TBD | Call TI | Call TI | | ADS6142IRHBT | PREVIEW | QFN | RHB | 32 | 250 | TBD | Call TI | Call TI | | ADS6143IRHBR | ACTIVE | QFN | RHB | 32 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | ADS6143IRHBRG4 | ACTIVE | QFN | RHB | 32 | 3000 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | ADS6143IRHBT | ACTIVE | QFN | RHB | 32 | 250 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | ADS6143IRHBTG4 | ACTIVE | QFN | RHB | 32 | 250 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | ADS6144IRHBR | PREVIEW | QFN | RHB | 32 | 2500 | TBD | Call TI | Call TI | | ADS6144IRHBT | PREVIEW | QFN | RHB | 32 | 250 | TBD | Call TI | Call TI | | ADS6145IRHBR | ACTIVE | QFN | RHB | 32 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | ADS6145IRHBRG4 | ACTIVE | QFN | RHB | 32 | 3000 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | ADS6145IRHBT | ACTIVE | QFN | RHB | 32 | 250 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | ADS6145IRHBTG4 | ACTIVE | QFN | RHB | 32 | 250 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Carrier tape design is defined largely by the component lentgh, width, and thickness. | Ao = | Dimension | designed | to | accommodate | the | component | width. | | |----------------------------------------|----------------------------------------------|----------|----|-------------|-----|-----------|------------|--| | Bo = | Dímension | designed | to | accommodate | the | component | length. | | | Ko = | Dímension | designed | to | accommodate | the | component | thickness. | | | W = Overall width of the carrier tape. | | | | | | | | | | P = 1 | P = Pitch between successive cavity centers. | | | | | | | | # TAPE AND REEL INFORMATION # **PACKAGE MATERIALS INFORMATION** 31-Jul-2007 | Device | Package | Pins | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>(mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|---------|------|-----|--------------------------|-----------------------|---------|---------|---------|------------|-----------|------------------| | ADS6143IRHBR | RHB | 32 | TAI | 330 | 12 | 5.3 | 5.3 | 1.5 | 8 | 12 | Q2 | | ADS6143IRHBT | RHB | 32 | TAI | 330 | 12 | 5.3 | 5.3 | 1.5 | 8 | 12 | Q2 | | ADS6145IRHBR | RHB | 32 | TAI | 330 | 12 | 5.3 | 5.3 | 1.5 | 8 | 12 | Q2 | | ADS6145IRHBT | RHB | 32 | TAI | 330 | 12 | 5.3 | 5.3 | 1.5 | 8 | 12 | Q2 | # TAPE AND REEL BOX INFORMATION | Device | Package | Pins | Site | Length (mm) | Width (mm) | Height (mm) | |--------------|---------|------|------|-------------|------------|-------------| | ADS6143IRHBR | RHB | 32 | TAI | 342.9 | 336.6 | 20.64 | | ADS6143IRHBT | RHB | 32 | TAI | 342.9 | 336.6 | 20.64 | | ADS6145IRHBR | RHB | 32 | TAI | 342.9 | 336.6 | 20.64 | | ADS6145IRHBT | RHB | 32 | TAI | 342.9 | 336.6 | 20.64 | 31-Jul-2007 # RHB (S-PQFP-N32) # PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) Package configuration. - D The Package thermal pad must be soldered to the board for thermal and mechanical performance. See product data sheet for details regarding the exposed thermal pad dimensions. - E. Falls within JEDEC MO-220. ### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to a ground or power plane (whichever is applicable), or alternatively, a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No—Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View NOTE: All linear dimensions are in millimeters Exposed Thermal Pad Dimensions # RHB (S-PQFP-N32) NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | | Applications | | |------------------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | amplifier.ti.com | Audio | www.ti.com/audio | | dataconverter.ti.com | Automotive | www.ti.com/automotive | | dsp.ti.com | Broadband | www.ti.com/broadband | | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | logic.ti.com | Military | www.ti.com/military | | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | microcontroller.ti.com | Security | www.ti.com/security | | www.ti-rfid.com | Telephony | www.ti.com/telephony | | www.ti.com/lpw | Video & Imaging | www.ti.com/video | | | Wireless | www.ti.com/wireless | | | dataconverter.ti.com dsp.ti.com interface.ti.com logic.ti.com power.ti.com microcontroller.ti.com www.ti-rfid.com | amplifier.ti.com dataconverter.ti.com dsp.ti.com interface.ti.com logic.ti.com power.ti.com microcontroller.ti.com www.ti-rfid.com www.ti-com/lpw Audio Automotive Broadband Digital Control Military Optical Networking Security Telephony Video & Imaging | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2007, Texas Instruments Incorporated