

# LMV841 / LMV844 **CMOS Input, RRIO, Wide Supply Range Operational Amplifiers**

# **General Description**

The LMV841 and LMV844 are low-voltage and low-power operational amplifiers that operate with supply voltages ranging from 2.7V to 12V and have rail-to-rail input and output capability.

The LMV841 and LMV844 are low offset voltage and low supply current amplifiers with MOS inputs, characteristics that make the LMV841/LMV844 ideal for sensor interface and battery powered applications.

The LMV841 is offered in the space saving 5-pin SC70 package and the quad LMV844 comes in the 14-Pin TSSOP package. These small packages are solutions for area constrained PC boards and portable electronics.

#### **Features**

Unless otherwise noted, typical values at  $T_{\Delta} = 25^{\circ}\text{C}$ ,  $V^{+} = 5\text{V}$ 

- Space saving 5-Pin SC70 package
- Supply voltage range 2.7V to 12V
- Guaranteed at 3.3V, 5V and ±5V
- Low supply current

1 mA per channel 4.5 MHz Unity gain bandwidth Open loop gain 100 dB

Input offset voltage 500 µV max

Input bias current 0.3 pA **CMRR** 100 dB

20 nV/√Hz Input voltage noise Temperature range -40°C to 125°C

Rail-to-rail input Rail-to-rail output

# **Applications**

- High impedance sensor interface
- Battery powered instrumentation
- High gain amplifiers
- DAC buffer
- Instrumentation amplifiers
- **Active Filters**

# **Typical Applications**



Active Band-pass Filter



# **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

ESD Tolerance (Note 2)

Human Body Model2 kVMachine Model200V $V_{\text{IN}}$  Differential $\pm 300 \text{ mV}$ Supply Voltage (V+ – V-)13.2V

Voltage at Input/Output Pins V++0.3V, V- -0.3V Input Current 10 mA

Storage Temperature Range -65°C to +150°C

Junction Temperature (Note 3) +150°C Soldering Information

Infrared or Convection (20 sec) 235°C Wave Soldering Lead Temp. (10 sec) 260°C

# **Operating Ratings** (Note 1)

Temperature Range (Note 3)  $-40^{\circ}$ C to  $+125^{\circ}$ C Supply Voltage (V<sup>+</sup> – V<sup>-</sup>) 2.7V to 12V

Package Thermal Resistance (θ<sub>.IA</sub> (Note 3))

5-Pin SC70 334 °C/W 14-Pin TSSOP 110 °C/W

## 3.3V Electrical Characteristics (Note 4)

Unless otherwise specified, all limits are guaranteed for at  $T_A = 25^{\circ}C$ ,  $V^+ = 3.3V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2$ , and  $R_L > 10$  M $\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extremes.

| Symbol            | Parameter                                 | Conditions                                                          | Min              | Тур      | Max                 | Units |  |
|-------------------|-------------------------------------------|---------------------------------------------------------------------|------------------|----------|---------------------|-------|--|
|                   |                                           |                                                                     | (Note 6)         | (Note 5) | (Note 6)            |       |  |
| V <sub>OS</sub>   | Input Offset Voltage                      |                                                                     |                  | 8        | ±500<br><b>±800</b> | μV    |  |
| TCV <sub>os</sub> | Input Offset Voltage Drift (Note 7)       |                                                                     |                  | 0.5      | ±5                  | μV/°C |  |
| l <sub>B</sub>    | Input Bias Current (Notes 7, 8)           |                                                                     |                  | 0.3      | 10<br><b>300</b>    | pА    |  |
| I <sub>os</sub>   | Input Offset Current                      |                                                                     |                  | 40       |                     | fA    |  |
| CMRR              | Common Mode Rejection Ratio<br>LMV841     | 0V ≤ V <sub>CM</sub> ≤ 3.3V                                         | 84<br><b>80</b>  | 100      |                     |       |  |
|                   | Common Mode Rejection Ratio<br>LMV844     |                                                                     | 77<br><b>75</b>  | 100      |                     | dB    |  |
| PSRR              | Power Supply Rejection Ratio              | $2.7V \le V^{+} \le 12V, V_{O} = V^{+}/2$                           | 86<br><b>82</b>  | 100      |                     | dB    |  |
| CMVR              | Input Common-Mode Voltage Range           | CMRR ≥ 50 dB                                                        | -0.1             |          | 3.4                 | V     |  |
| A <sub>VOL</sub>  | Large Signal Voltage Gain                 | $R_L = 2 \text{ k}\Omega$ $V_O = 0.3 \text{V to } 3.0 \text{V}$     | 100<br><b>96</b> | 118      |                     |       |  |
|                   |                                           | $R_L = 10 \text{ k}\Omega$<br>$V_O = 0.2 \text{V to } 3.1 \text{V}$ | 100<br><b>96</b> | 129      |                     | dB    |  |
| V <sub>O</sub>    | Output Swing High,<br>measured from V+    | $R_L = 2 \text{ k}\Omega \text{ to V+/2}$                           |                  | 60       | 80<br><b>120</b>    | \/    |  |
|                   |                                           | $R_L = 10 \text{ k}\Omega \text{ to V+/2}$                          |                  | 32       | 50<br><b>70</b>     | mV    |  |
|                   | Output Swing Low, measured from V-        | $R_L = 2 k\Omega \text{ to V+/2}$                                   |                  | 70       | 100<br><b>120</b>   | m\/   |  |
|                   |                                           | $R_L = 10 \text{ k}\Omega \text{ to V+/2}$                          |                  | 35       | 65<br><b>75</b>     | mV    |  |
| I <sub>O</sub>    | Output Short Circuit Current (Notes 3, 9) | Sourcing $V_O = V^+/2$<br>$V_{IN} = 100 \text{ mV}$                 | 20<br><b>15</b>  | 30       |                     | А     |  |
|                   |                                           | Sinking $V_O = V^{+}/2$<br>$V_{IN} = -100 \text{ mV}$               | 20<br><b>15</b>  | 30       |                     | mA    |  |
| I <sub>S</sub>    | Supply Current                            | Per Channel                                                         |                  | 0.98     | 1.5<br><b>2</b>     | mA    |  |
| SR                | Slew Rate (Note 10)                       | $A_V = +1, V_O = 2.3 V_{PP}$<br>10% to 90%                          |                  | 2.5      |                     | V/µs  |  |
| GBW               | Gain Bandwidth Product                    |                                                                     |                  | 4.5      |                     | MHz   |  |
| $\Phi_{m}$        | Phase Margin                              |                                                                     |                  | 67       |                     | Deg   |  |

| Symbol           | Parameter                         | Conditions                     | Min      | Тур      | Max      | Units  |
|------------------|-----------------------------------|--------------------------------|----------|----------|----------|--------|
|                  |                                   |                                | (Note 6) | (Note 5) | (Note 6) |        |
| e <sub>n</sub>   | Input-Referred Voltage Noise      | f = 1 kHz                      |          | 20       |          | nV/√Hz |
| R <sub>OUT</sub> | Open Loop Output Impedance        | f = 3 MHz                      |          | 70       |          | Ω      |
| THD+N            | Total Harmonic Distortion + Noise | f = 1 kHz , A <sub>V</sub> = 1 |          | 0.005    |          | %      |
|                  |                                   | $R_L = 10 \text{ k}\Omega$     |          |          |          | 70     |
| C <sub>IN</sub>  | Input Capacitance                 |                                |          | 13       |          | pF     |

# **5V Electrical Characteristics** (Note 4)

Unless otherwise specified, all limits are guaranteed for at  $T_A = 25$ °C,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2$ , and  $R_L > 10$  M $\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extremes.

| Symbol             | Parameter                                 | Conditions                                                          | Min              | Typ        | Max                  | Units |  |
|--------------------|-------------------------------------------|---------------------------------------------------------------------|------------------|------------|----------------------|-------|--|
| .,                 | 1                                         |                                                                     | (Note 6)         | (Note 5)   | (Note 6)             |       |  |
| V <sub>os</sub>    | Input Offset Voltage                      |                                                                     |                  | <b>-</b> 5 | ±500<br>± <b>800</b> | μV    |  |
| rcv <sub>os</sub>  | Input Offset Voltage Drift (Note 7)       |                                                                     |                  | 0.35       | ±5                   | μV/°C |  |
| В                  | Input Bias Current (Notes 7, 8)           |                                                                     |                  | 0.3        | 10<br><b>300</b>     | pА    |  |
| os                 | Input Offset Current                      |                                                                     |                  | 40         |                      | fA    |  |
| CMRR               | Common Mode Rejection Ratio<br>LMV841     | $0V \le V_{CM} \le 5V$                                              | 86<br><b>80</b>  | 100        |                      |       |  |
|                    | Common Mode Rejection Ratio<br>LMV844     |                                                                     | 81<br><b>79</b>  | 100        |                      | dB    |  |
| PSRR               | Power Supply Rejection Ratio              | $2.7V \le V^{+} \le 12V, V_{O} = V^{+}/2$                           | 86<br><b>82</b>  | 100        |                      | dB    |  |
| CMVR               | Input Common-Mode Voltage Range           | CMRR ≥ 50 dB                                                        | -0.2             |            | 5.2                  | V     |  |
| A <sub>VOL</sub>   | Large Signal Voltage Gain                 | $R_L = 2 \text{ k}\Omega$ $V_O = 0.3 \text{V to } 4.7 \text{V}$     | 100<br><b>96</b> | 118        |                      | - dB  |  |
|                    |                                           | $R_L = 10 \text{ k}\Omega$<br>$V_O = 0.2 \text{V to } 4.8 \text{V}$ | 100<br><b>96</b> | 129        |                      |       |  |
| Vo                 | Output Swing High,<br>measured from V+    | $R_L = 2 \text{ k}\Omega \text{ to V+/2}$                           |                  | 70         | 100<br><b>120</b>    |       |  |
|                    |                                           | $R_L = 10 \text{ k}\Omega \text{ to V+/2}$                          |                  | 40         | 50<br><b>70</b>      | mV    |  |
|                    | Output Swing Low,<br>measured from V-     | $R_L = 2 k\Omega \text{ to V+/2}$                                   |                  | 82         | 120<br><b>140</b>    |       |  |
|                    |                                           | $R_L = 10 \text{ k}\Omega \text{ to V+/2}$                          |                  | 41         | 70<br><b>80</b>      | mV    |  |
| I <sub>o</sub>     | Output Short Circuit Current (Notes 3, 9) | Sourcing $V_O = V^{+/2}$<br>$V_{IN} = 100 \text{ mV}$               | 20<br><b>15</b>  | 30         |                      |       |  |
|                    |                                           | Sinking $V_O = V^+/2$<br>$V_{IN} = -100 \text{ mV}$                 | 20<br><b>15</b>  | 30         |                      | mA    |  |
| I <sub>s</sub>     | Supply Current                            | Per Channel                                                         |                  | 1.02       | 1.5<br><b>2</b>      | mA    |  |
| SR                 | Slew Rate (Note 10)                       | $A_V = +1, V_O = 4 V_{PP}$<br>10% to 90%                            |                  | 2.5        |                      | V/µs  |  |
| GBW                | Gain Bandwidth Product                    |                                                                     |                  | 4.5        |                      | MHz   |  |
| $\Phi_{m}$         | Phase Margin                              |                                                                     |                  | 67         |                      | Deg   |  |
| <br>∋ <sub>n</sub> | Input-Referred Voltage Noise              | f = 1 kHz                                                           |                  | 20         |                      | nV/√H |  |
| R <sub>out</sub>   | Open Loop Output Impedance                | f = 3 MHz                                                           |                  | 70         |                      | Ω     |  |

| Symbol          | Parameter                         | Conditions                                                 | Min<br>(Note 6) | Typ<br>(Note 5) | Max<br>(Note 6) | Units |
|-----------------|-----------------------------------|------------------------------------------------------------|-----------------|-----------------|-----------------|-------|
| THD+N           | Total Harmonic Distortion + Noise | $f = 1 \text{ kHz}$ , $A_V = 1$ $R_L = 10 \text{ k}\Omega$ |                 | 0.003           |                 | %     |
| C <sub>IN</sub> | Input Capacitance                 |                                                            |                 | 13              |                 | рF    |

# ±5V Electrical Characteristics (Note 4)

Unless otherwise specified, all limits are guaranteed for at  $T_A = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = -5V$ ,  $V_{CM} = 0V$ , and  $R_L > 10~M\Omega$  to  $V_{CM}$ . **Boldface** limits apply at the temperature extremes.

| Symbol            | Parameter                                 | Conditions                                                           | Min<br>(Note 6)  | Typ<br>(Note 5) | Max<br>(Note 6)      | Units  |  |
|-------------------|-------------------------------------------|----------------------------------------------------------------------|------------------|-----------------|----------------------|--------|--|
| V <sub>OS</sub>   | Input Offset Voltage                      |                                                                      |                  | -17             | ±500<br>± <b>800</b> | μV     |  |
| TCV <sub>os</sub> | Input Offset Voltage Drift (Note 7)       |                                                                      |                  | 0.25            | ±5                   | μV/°C  |  |
| I <sub>B</sub>    | Input Bias Current<br>(Notes 7, 8)        |                                                                      |                  | 0.3             | 10<br><b>300</b>     | pA     |  |
| I <sub>os</sub>   | Input Offset Current                      |                                                                      |                  | 40              |                      | fA     |  |
| CMRR              | Common Mode Rejection Ratio<br>LMV841     | $-5V \le V_{CM} \le 5V$                                              | 86<br><b>80</b>  | 100             |                      | ٩D     |  |
|                   | Common Mode Rejection Ratio<br>LMV844     |                                                                      | 86<br><b>80</b>  | 100             |                      | dB     |  |
| PSRR              | Power Supply Rejection Ratio              | $2.7V \le V^{+} \le 12V, V_{O} = 0V$                                 | 86<br><b>82</b>  | 100             |                      | dB     |  |
| CMVR              | Input Common-Mode Voltage Range           | CMRR ≥ 50 dB                                                         | -5.2             |                 | 5.2                  | V      |  |
| A <sub>VOL</sub>  | Large Signal Voltage Gain                 | $R_L = 2 \text{ k}\Omega$ $V_O = -4.7 \text{V to } 4.7 \text{V}$     | 100<br><b>96</b> | 118             |                      | -ID    |  |
|                   |                                           | $R_L = 10 \text{ k}\Omega$<br>$V_O = -4.8 \text{V to } 4.8 \text{V}$ | 100<br><b>96</b> | 129             |                      | dB     |  |
| V <sub>O</sub>    | Output Swing High,<br>measured from V+    | $R_L = 2 k\Omega$ to 0V                                              |                  | 105             | 130<br><b>155</b>    | \/     |  |
|                   |                                           | $R_L = 10 \text{ k}\Omega \text{ to 0V}$                             |                  | 50              | 75<br><b>95</b>      | mV     |  |
|                   | Output Swing Low, measured from V-        | $R_L = 2 k\Omega \text{ to } 0V$                                     |                  | 115             | 160<br><b>200</b>    | m)/    |  |
|                   |                                           | $R_L = 10 \text{ k}\Omega \text{ to 0V}$                             |                  | 53              | 80<br><b>100</b>     | mV     |  |
| I <sub>O</sub>    | Output Short Circuit Current (Notes 3, 9) | Sourcing $V_O = 0V$<br>$V_{IN} = 100 \text{ mV}$                     | 20<br><b>15</b>  | 30              |                      | A      |  |
|                   |                                           | Sinking $V_O = 0V$<br>$V_{IN} = -100 \text{ mV}$                     | 20<br><b>15</b>  | 30              |                      | mA     |  |
| I <sub>S</sub>    | Supply Current                            | Per Channel                                                          |                  | 1.11            | 1.7<br><b>2</b>      | mA     |  |
| SR                | Slew Rate (Note 10)                       | $A_V = +1, V_O = 9 V_{PP}$<br>10% to 90%                             |                  | 2.5             |                      | V/µs   |  |
| GBW               | Gain Bandwidth Product                    |                                                                      |                  | 4.5             |                      | MHz    |  |
| Φ <sub>m</sub>    | Phase Margin                              |                                                                      |                  | 67              |                      | Deg    |  |
| e <sub>n</sub>    | Input-Referred Voltage Noise              | f = 1 kHz                                                            |                  | 20              |                      | nV/√Hz |  |
| R <sub>OUT</sub>  | Open Loop Output Impedance                | f = 3 MHz                                                            |                  | 70              |                      | Ω      |  |
| THD+N             | Total Harmonic Distortion + Noise         | $f = 1 \text{ kHz}$ , $A_V = 1$<br>$R_L = 10 \text{ k}\Omega$        |                  | 0.006           |                      | %      |  |
| C <sub>IN</sub>   | Input Capacitance                         |                                                                      |                  | 13              |                      | pF     |  |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics Tables

Note 2: Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC) Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).

Note 3: The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A) / \theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.

Note 4: Electrical table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device.

Note 5: Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material.

Note 6: Limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlations using statistical quality control (SQC) method.

Note 7: This parameter is guaranteed by design and/or characterization and is not tested in production.

Note 8: Positive current corresponds to current flowing into the device.

Note 9: Short circuit test is a momentary test.

Note 10: Number specified is the slower of positive and negative slew rates.

# **Connection Diagrams**





# **Ordering Information**

| Package      | Part Number | Package Marking | Transport Media          | NSC Drawing |  |
|--------------|-------------|-----------------|--------------------------|-------------|--|
| 5-Pin SC70   | LMV841MG    | A97             | 1k Units Tape and Reel   | MAA05A      |  |
| 3-FIII 3C/0  | LMV841MGX   | A97             | 3k Units Tape and Reel   | IVIAAUSA    |  |
| 14-Pin TSSOP | LMV844MT    | LMVOAANT        | 94 Units/Rail            | MTC14       |  |
| 14-PIN 1550P | LMV844MTX   | LMV844MT        | 2.5k Units Tape and Reel | MITC14      |  |

# Typical Performance Characteristics At $T_A = 25^{\circ}\text{C}$ , $R_L = 10 \text{ k}\Omega$ , $V_S = 5\text{V}$ . Unless otherwise specified.





# ${ m V_{OS}}$ vs. ${ m V_{CM}}$ Over Temperature at 5.0V



20168311

### V<sub>OS</sub> vs. V<sub>CM</sub> Over Temperature at ±5.0V



20168312



20168313



20168315





Input Bias Current vs. V<sub>CM</sub>



Input Bias Current vs. V<sub>CM</sub>



1.4 125°C 1.3 SUPPLY CURRENT (mA) 1.2 85°C 1.1

Supply Current vs. Supply Voltage

1.0 0.9 -40°C 8.0 6 8 10 12 14 SUPPLY VOLTAGE (V)

20168319

### Sinking Current vs. Supply Voltage



Sourcing Current vs. Supply Voltage



20168321

#### Output Swing High vs. Supply Voltage R<sub>L</sub> = 2k



### Output Swing Low vs. Supply Voltage $R_1 = 2k$



#### **Output Voltage Swing vs. Load Current**



#### Output Swing High vs. Supply Voltage $R_L = 10k$



#### Output Swing Low vs. Supply Voltage R<sub>I</sub> = 10k



#### **Open Loop Frequency Response Over Temperature**



20168327

#### **Open Loop Frequency Response Over Load Conditions**



20168328

20168330

20168332

### Phase Margin vs. C<sub>L</sub> 80 70 3.3V 60 50 PHASE(°) 40 30 20 10 0 10 100 1000 CLOAD (pF)

20168329

#### **PSRR vs. Frequency**





CMRR vs. Frequency

-20

20168331

#### Channel separation vs. Frequency



Large Signal Step Response With GAIN = 1

FREQUENCY (Hz)



20168373

#### Large Signal Step Response With GAIN = 10



20168374

#### Small Signal Step Response With GAIN = 1



20168335

#### Small Signal Step Response With GAIN = 10



20168376

### Overshoot vs C<sub>L</sub>



20168338

### Input Voltage Noise vs. Frequency



THD+N vs. Frequency



20168340





20168343

# **Application Information**

#### INTRODUCTION

The LMV841 and LMV844 are operational amplifiers with near-precision specifications: low noise, low temperature drift, low offset and rail-to-rail input and output.

The low supply current, a temperature range of  $-40^{\circ}$ C to  $125^{\circ}$ C, the 12V supply with CMOS input and the small SC70 package make this a unique op amp family.

Possible applications are instrumentation, medical, test equipment, audio and automotive applications.

The small SC70 package for the LMV841, and the low supply current per amplifier, 1 mA, make the LMV841/LMV844 perfect choices for portable electronics.

#### **INPUT PROTECTION**

The LMV841/LMV844 have a set of anti-parallel diodes  $D_1$  and  $D_2$  between the input pins, as shown in *Figure 1*. These diodes are present to protect the input stage of the amplifier. At the same time, they limit the amount of differential input voltage that is allowed on the input pins.

A differential signal larger than one diode voltage drop can damage the diodes. The differential signal between the inputs needs to be limited to  $\pm 300$  mV or the input current needs to be limited to  $\pm 10$  mA.

Note that when the op amp is slewing, a differential input voltage exists that forward biases the protection diodes. This may result in current being drawn from the signal source. While this current is already limited by the internal resistors  $\rm R_1$  and  $\rm R_2$  (both 130 $\Omega$ ), a resistor of 1 k $\Omega$  can be placed in the feedback path, or a  $500\Omega$  resistor can be placed in series with the input signal for further limitation.



FIGURE 1. Protection Diodes between the Input Pins

#### **INPUT STAGE**

The input stage of this amplifier consists of a PMOS and an NMOS input pair to achieve a more than rail-to-rail input range.

For input voltages close to the negative rail, only the PMOS pair is active. Close to the positive rail, only the NMOS pair is active.

For intermediate signals, the transition from PMOS pair to NMOS pair will result in a very small offset shift, which appears at approximately 1V from the positive rail.

To reduce this small offset shift, the amplifier is trimmed during production, resulting in an input offset voltage of less then 0.5 mV at room temperature over the total input range.

#### **CAPACITIVE LOAD**

The LMV841/LMV844 can be connected as non-inverting unity-gain amplifiers. This configuration is the most sensitive to capacitive loading.

The combination of a capacitive load placed on the output of an amplifier along with the amplifier's output impedance creates a phase lag, which reduces the phase margin of the amplifier. If the phase margin is significantly reduced, the response will be underdamped which causes peaking in the transfer and when there is too much peaking the op amp might start oscillating.

In order to drive heavier capacitive loads, an isolation resistor,  $R_{\rm ISO}$ , should be used, as shown in *Figure 2*. By using this isolation resistor, the capacitive load is isolated from the amplifier's output, and hence, the pole caused by  $C_{\rm L}$  is no longer in the feedback loop. The larger the value of  $R_{\rm ISO}$ , the more stable the output voltage will be. If values of  $R_{\rm ISO}$  are sufficiently large, the feedback loop will be stable, independent of the value of  $C_{\rm L}$ . However, larger values of  $R_{\rm ISO}$  result in reduced output swing and reduced output current drive.



FIGURE 2. Isolating Capacitive Load

#### REDUCING OVERSHOOT

When the output of the op amp is at its lower swing limit (i.e. saturated near V-), rapidly rising signals can cause some overshoot.

This overshoot can be reduced by adding a resistor from the output to V+. Even in extreme situations at high temperatures, a 10k resistor is sufficient to reduce the overshoot to negligible levels.

The resistor at the output will however reduce the maximum output swing, as would any resistive load at the output.

#### **DECOUPLING AND LAYOUT**

Care must be given when creating the board layout for the op

For decoupling the supply lines it is suggested that 10 nF capacitors be placed as close as possible to the op amp.

For single supply, place a capacitor between  $V^+$  and  $V^-$ . For dual supplies, place one capacitor between  $V^+$  and the board ground, and the second capacitor between ground and  $V^-$ .

#### **NOISE DUE TO RESISTORS**

The LMV841/LMV844 have good noise specifications, and will frequently be used in low-noise applications. Therefore it is important to take into account the influence of the resistors on the total noise contribution.

For applications with a voltage input configuration it is, in general, beneficial to keep the resistor values low. In these configurations high resistor values mean high noise levels.

However, using low resistor values will increase the power consumption of the application. This is not always acceptable for portable applications.

To determine if the noise is acceptable for the application, use the following formula for resistor noise:

$$e_{th} = \sqrt{4kTRB}$$

where:

eth = Thermal noise voltage (Vrms)

k = Boltzmann constant (1.38 x 10-23 J/K)

T = Absolute temperature (K)

 $R = Resistance (\Omega)$ 

B = Noise bandwidth (Hz), fmax - fmin

Given in an example with a resistor of  $1M\Omega$  at 25°C (298 K) over a frequency range of 100 kHz:

$$e_{th} = \sqrt{4kTRB}$$
  
=  $\sqrt{4 \times 1.38 \times 10^{-23}}$ J/K x 298K x 1 M $\Omega$  x 100 kHz  
= 40  $\mu$ V = -88 dBV

To keep the noise of the application low it might be necessary to decrease the resistors to 100k, which will decrease the noise to -97.8 dBV (12.8 uV).

The op amp's input-referred noise of 20 nV/ $\sqrt{\text{Hz}}$  at 1 kHz is equivalent to the noise of a 24 k $\Omega$  resistor.

#### **ACTIVE FILTER**

The rail-to-rail input and output of the LMV841/LMV844 and the wide supply voltage range make these amplifiers ideal to use in numerous applications. One of the typical applications is an active filter as shown in *Figure 3*. This example is a bandpass filter, for which the pass band is widened. This is achieved by cascading two band-pass filters, with slightly different center frequencies.



FIGURE 3. Active Filter

The center frequency of the separate band-pass filters can be calculated by:

$$f_{mid} = \frac{1}{2\pi C} \sqrt{\frac{R_1 + R_3}{R_1 R_2 R_3}}$$

In this example a filter was designed with its pass band at 10 kHz. The two separate band-pass filters are designed to have

a center frequency of approximately 10% from the frequency of the total filter:

C = 33 nF

 $R1 = 2 k\Omega$ 

 $R2 = 6.2 \text{ k}\Omega$ 

 $R3 = 45 \Omega$ 

This will give for filter A:

$$f_{mid} = \frac{1}{\pi \times 33 \text{ nF}} \sqrt{\frac{2 \text{ k}\Omega + 6.2 \text{ k}\Omega}{2 \text{ k}\Omega \times 6.2 \text{ k}\Omega \times 45\Omega}} = 9.2 \text{ kHz}$$

And for filter B with C = 27 nF:

$$f_{mid} = \frac{1}{\pi \times 27 \text{ nF}} \sqrt{\frac{2 \text{ k}\Omega + 6.2 \text{ k}\Omega}{2 \text{ k}\Omega \times 6.2 \text{ k}\Omega \times 45\Omega}} = 11.2 \text{ kHz}$$

Bandwidth can be calculated by:

$$B = \frac{1}{\pi R_2 C}$$

For filter A this will give

B = 
$$\frac{1}{\pi \times 6.2 \text{ k}\Omega \times 33 \text{ nF}}$$
 = 1.6 kHz

and for filter B:

B = 
$$\frac{1}{\pi \times 6.2 \text{ k}\Omega \times 27 \text{ nF}}$$
 = 1.9 kHz

The response of the two filters and the combined filter is shown in *Figure 4*.



FIGURE 4. Active Filter Curve

20168359

The filter responses of filter A and filter B are shown as the thin lines in *Figure 4*, the response of the combined filter is shown as the thick line. Shifting the center frequencies of the separate filters farther apart, will result in a wider band, however positioning the center frequencies too far apart will result in a less flat gain within the band. For wider bands more bandpass filters can be cascaded.

Tip: Use the WEBENCH internet tools at www.national.com for your filter application.

#### **HIGH-SIDE CURRENT SENSING**

The rail-to-rail input and the low  $V_{\rm OS}$  features make the LMV841/844 ideal op amps for high-side current sensing application.

To measure a current, a sense resistor is placed in series with the load, as shown in *Figure 5*. The current flowing through this sense resistor will result in a voltage drop, that is amplified by the op amp.

Suppose we need to measure a current between 0A and 2A using a sense resistor of 100 m $\Omega$ , and convert it to an output voltage of 0 to 5V. A current of 2A flowing through the load and the sense resistor will result in a voltage of 200 mV across the sense resistor. The op amp will amplify this 200 mV to fit the current range to the output voltage range. We can use the formula:

$$V_{OUT} = R_F / R_G * V_{SENSE}$$

to calculate the gain needed. For a load current of 2A and an output voltage of 5V the gain would be  $\rm V_{OUT}$  /  $\rm V_{SENSE}$  = 25.

When we use a feedback resistor,  $R_F$ , of 100  $k\Omega$  the value for  $R_G$  would be 4  $k\Omega.$  The tolerance of the resistors has to be low to obtain a good common-mode rejection.



FIGURE 5. High-Side Current Sensing

#### HIGH IMPEDANCE SENSOR INTERFACE

With CMOS inputs, the LMV841/LMV844 are particularly suited to be used as high impedance sensor interfaces.

Many sensors have high source impedances that may range up to 10 M $\Omega$ . The input bias current of an amplifier will load the output of the sensor, and thus cause a voltage drop across the source resistance, as shown in *Figure 6*. When an op amp is selected with a relatively high input bias current, this error may be unacceptable.

The low input current of the LMV841/LMV844 significantly reduces such errors. The following examples show the difference between a standard op amp input and the CMOS input of the LMV841/LMV844.

The voltage at the input of the op amp can be calculated by

$$V_{IN+} = V_S - I_B * R_S$$

For a standard op amp the input bias Ib could be 10 nA. When the sensor generates a signal of 1V (V<sub>S</sub>) and the sensors impedance is 10 M $\Omega$  (R<sub>S</sub>), the signal at the op amp input will be

$$V_{IN} = 1V - 10 \text{ nA} * 10 \text{ M}\Omega = 1V - 0.1V = 0.9V$$

For the CMOS input of the LMV841/LMV844, which has an input bias current of only 0.3 pA, this would give

$$V_{IN} = 1V - 0.3 \text{ pA} * 10 \text{ M}\Omega = 1V - 3 \mu\text{V} = 0.999997 \text{ V}!$$

The conclusion is that a standard op amp, with its high input bias current input, is not a good choice for use in impedance sensor applications. The LMV841/LMV844, in contrast, are much more suitable due to the low input bias current. The error is negligibly small, therefore the LMV841/LMV844 are a must for use with high impedance sensors.



FIGURE 6. High Impedance Sensor Interface

#### THERMOCOUPLE AMPLIFIER

The following is a typical example for a thermocouple amplifier application with an LMV841/LMV844. A thermocouple senses a temperature and converts it into a voltage. This signal is then amplified by the LMV841. An ADC can then convert the amplified signal to a digital signal. For further processing the digital signal can be processed by a microprocessor and can be used to display or log the temperature, or use the temperature data in a fabrication process.

#### Characteristics of a Thermocouple

A thermocouple is a junction of two different metals. These metals produce a small voltage that increases with temperature.

The thermocouple used in this application is a K-type thermocouple. A K-type thermocouple is a junction between Nickel-Chromium and Nickel-Aluminum. This type is one of the most commonly used thermocouples. There are several reasons for using the K-type thermocouple. These include temperature range, the linearity, the sensitivity and the cost.

A K-type thermocouple has a wide temperature range. The range of this thermocouple is from approximately -200°C to approximately 1200°C, as can be seen in *Figure 7*. This covers the generally used temperature ranges.

Over the main part of the range the behavior is linear. This is important for converting the analog signal to a digital signal.

The K-type thermocouple has good sensitivity when compared to many other types, the sensitivity is 41 uV/°C. Lower sensitivity requires more gain and makes the application more sensitive to noise.

In addition, a K-type thermocouple is not expensive, many other thermocouples consist of more expensive materials or are more difficult to produce.



FIGURE 7. K-Type Thermocouple Response

#### Thermocouple Example

Suppose the range we are interested in for this example is from 0°C to 500°C, and the resolution needed is 0.5°C. The power supply for both the LMV841 and the ADC is 3.3V.

The temperature range of  $0^{\circ}$ C to  $500^{\circ}$ C results in a voltage range from 0 mV to 20.6 mV produced by the thermocouple. This is shown in *Figure 7* 

To obtain the best accuracy the full ADC range of 0 to 3.3V is used.

We can calculate the gain we need for the full input range of the ADC :  $A_V = 3.3V / 0.0206V = 160$ .

When we use 2 k $\Omega$  for R $_G$ , we can calculate the value for R $_F$  with this gain of 160. We can use A $_V$  = R $_F$  / R $_G$  to calculate the gain, so we can calculate R $_F$  by using R $_F$  = A $_V$  x R $_G$  = 160 x 2 k $\Omega$  = 320 k $\Omega$ .

To get a resolution of  $0.5^{\circ}\text{C}$  we need a step smaller then the minimum resolution, this means we need at least 1000 steps ( $500^{\circ}\text{C}$  /  $0.5^{\circ}\text{C}$ ). A 10-bit ADC would be sufficient as this will give us 1024 steps. This could be a 10 bit ADC like the two channel 10-bit ADC102S021.

#### **Unwanted Thermocouple Effect**

At the point where the thermocouple wires are connected to the circuit, usually copper wires or traces, an unwanted thermocouple effect will occur.

At this connection, this could be the connector on a PCB, the thermocouple wiring forms a second thermocouple with the connector. This second thermocouple disturbs the measurements from the intended thermocouple.

We can compensate for this thermocouple effect by using an isothermal block as a reference. An isothermal block is a good heat conductor. This means that the two thermocouple connections both have the same temperature. We can now measure the temperature of the isothermal block, and thereby the temperature of the thermocouple connections. This is usually called the cold junction reference temperature.

In the example, an LM35 is used to measure this temperature. This semiconductor temperature sensor can accurately measure temperatures from -55°C to 150°C.

The ADC in this example also coverts the signal from the LM35 to a digital signal. Now the microprocessor can compensate the amplified thermocouple signal, for the unwanted thermocouple effect.



FIGURE 8. Thermocouple Amplifier

# Physical Dimensions inches (millimeters) unless otherwise noted SYMM Q (0,65) 0.65 В (1 1.25±0.1 (5X 0.4) ⊕ 0.10 CBS AS LAND PATTERN RECOMMENDATION 1.3 GAGE PLANE RO. 025 MIN TYP 0.2 (0.9) Ç ○ 0.1 C SEATING PLANE-- 0-0.1 0.4±0.05 TYP (0.515 TYP) DIMENSIONS ARE IN MILLIMETERS MAA05A (Rev C) 5-Pin SC70 **NS Package Number MAA05A** В (5.94) 6.4 4.4±0.1 3.2 GAGE PLANE (14X 0.42) -0.25 (12X 0.65) -O.2 CBA RECOMMENDED LAND PATTERN -PIN #1 ID SEATING PLANE 0.6±0.1 DETAIL A SEE DETAIL A 1.1 MAX (0.9) 0.1±0.05 TYP ALL LEAD TIPS DIMENSIONS ARE IN MILLIMETERS DIMENSIONS IN ( ) FOR REFERENCE ONLY 12X 0.65 MTC14 (Rev D) 14-Pin TSSOP **NS Package Number MTC14**

| Notes |                  |
|-------|------------------|
|       |                  |
|       |                  |
|       |                  |
|       |                  |
|       |                  |
|       |                  |
|       |                  |
|       |                  |
|       |                  |
|       |                  |
|       |                  |
|       |                  |
|       |                  |
|       |                  |
|       |                  |
|       |                  |
| 17    | www.national.com |

# **Notes**

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2007 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530-85-86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +49 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560