# 16-Bit, 250 kSPS CMOS ADC AD7663\* #### **FEATURES** Throughput: 250 kSPS INL: ±3 LSB Max (±0.0046% of Full Scale) 16-Bit Resolution with No Missing Codes S/(N+D): 90 dB Typ @ 100 kHz THD: -100 dB Typ @ 100 kHz Analog Input Voltage Ranges: Bipolar: ±10 V, ±5 V, ±2.5 V Unipolar: 0 V to 10 V, 0 V to 5 V, 0 V to 2.5 V **Both AC and DC Specifications** No Pipeline Delay Parallel (8/16 Bits) and Serial 5 V/3 V Interface SPI™/QSPI™/MICROWIRE™/DSP Compatible Single 5 V Supply Operation Power Dissipation 35 mW Typical 15 μW @ 100 SPS Power-Down Mode: 7 µW Max Package: 48-Lead Quad Flatpack (LQFP) Package: 48-Lead Chip Scale (LFCSP) Pin-to-Pin Compatible with the AD7660/AD7664/AD7665 # APPLICATIONS Data Acquisition Motor Control Communication Instrumentation Spectrum Analysis Medical Instruments **Process Control** ## **GENERAL DESCRIPTION** The AD7663 is a 16-bit, 250 kSPS, charge redistribution SAR, analog-to-digital converter that operates from a single 5 V power supply. It contains a high-speed 16-bit sampling ADC, a resistor input scaler that allows various input ranges, an internal conversion clock, error correction circuits, and both serial and parallel system interface ports. The AD7663 is hardware factory-calibrated and is comprehensively tested to ensure such ac parameters as signal-to-noise ratio (SNR) and total harmonic distortion (THD), in addition to the more traditional dc parameters of gain, offset, and linearity. It is fabricated using Analog Devices' high-performance, 0.6 micron CMOS process and is available in a 48-lead LQFP and a tiny 48-lead LFCSP with operation specified from -40°C to +85°C. ## \*Patent pending SPI and QSPI are trademarks of Motorola, Inc. MICROWIRE is a trademark of National Semiconductor Corporation ## REV. A Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. ## FUNCTIONAL BLOCK DIAGRAM #### **PulSAR Selection** | Type/kSPS | 100-250 | 500-570 | 1000 | |------------------------|---------|------------------|--------| | Pseudo<br>Differential | AD7660 | AD7650<br>AD7664 | | | True Bipolar | AD7663 | AD7665 | AD7671 | | True Differential | AD7675 | AD7676 | AD7677 | ## **PRODUCT HIGHLIGHTS** 1. Fast Throughput The AD7663 is a 250 kSPS charge redistribution, 16-bit SAR ADC with various bipolar and unipolar input ranges. 2. Single-Supply Operation The AD7663 operates from a single 5 V supply, dissipates only 35 mW typical. Its power dissipation decreases with the throughput to, for instance, only 15 $\mu$ W at a 100 SPS throughput. It consumes 7 $\mu$ W maximum when in power-down. 3. Superior INL The AD7663 has a maximum integral nonlinearity of 3 LSB with no missing 16-bit code. 4. Serial or Parallel Interface Versatile parallel (8 or 16 bits) or 2-wire serial interface arrangement compatible with both 3 V or 5 V logic. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com Fax: 781/326-8703 © Analog Devices, Inc., 2002 # $\label{eq:added} \textbf{AD7663-SPECIFICATIONS} \ (-40^{\circ}\text{C to } +85^{\circ}\text{C}, \ \text{AVDD} = \text{DVDD} = 5 \ \text{V}, \ \text{OVDD} = 2.7 \ \text{V to } 5.25 \ \text{V}, \ \text{unless otherwise noted.})$ | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------|-----------------------------------------------|-----------------------------------------------------------------------| | RESOLUTION | | 16 | | | Bits | | ANALOG INPUT Voltage Range Common-Mode Input Voltage Analog Input CMRR Input Impedance | $V_{\text{IND}} - V_{\text{INGND}}$ $V_{\text{INGND}}$ $f_{\text{IN}} = 45 \text{ kHz}$ | ±4 REF, 0 V<br>-0.1 | to 4 REF, ±2 62 See Table | 2 REF (See Table I)<br>+0.5 | V<br>dB | | THROUGHPUT SPEED Complete Cycle Throughput Rate | | 0 | | 4<br>250 | μs<br>kSPS | | DC ACCURACY Integral Linearity Error No Missing Codes Transition Noise Bipolar Zero Error <sup>2</sup> , $T_{MIN}$ to $T_{MAX}$ Bipolar Full-Scale Error <sup>2</sup> , $T_{MIN}$ to $T_{MAX}$ Unipolar Zero Error <sup>2</sup> , $T_{MIN}$ to $T_{MAX}$ Unipolar Full-Scale Error <sup>2</sup> , $T_{MIN}$ to $T_{MAX}$ Power Supply Sensitivity | $\pm 5$ V Range<br>Other Range<br>AVDD = 5 V $\pm 5\%$ | -3<br>16<br>-25<br>-0.06<br>-0.25<br>-0.18<br>-0.38 | 0.7<br>±0.1 | +3<br>+25<br>+0.06<br>+0.25<br>+0.18<br>+0.38 | LSB <sup>1</sup> Bits LSB LSB % of FSR % of FSR % of FSR % of FSR LSB | | AC ACCURACY | | | | | | | Signal-to-Noise Spurious-Free Dynamic Range Total Harmonic Distortion Signal-to-(Noise+Distortion) | $\begin{aligned} f_{\rm IN} &= 10 \text{ kHz} \\ f_{\rm IN} &= 100 \text{ kHz} \\ f_{\rm IN} &= 100 \text{ kHz} \\ f_{\rm IN} &= 100 \text{ kHz} \\ f_{\rm IN} &= 100 \text{ kHz} \\ f_{\rm IN} &= 10 \text{ kHz} \\ f_{\rm IN} &= 100 \text{ kHz}, -60 \text{ dB Input} \end{aligned}$ | 89<br>88.5 | 90<br>90<br>100<br>-100<br>90 | | dB <sup>3</sup><br>dB<br>dB<br>dB<br>dB | | -3 dB Input Bandwidth | | | 800 | | kHz | | SAMPLING DYNAMICS Aperture Delay Aperture Jitter Transient Response | Full-Scale Step | | 2<br>5 | 2.75 | ns<br>ps rms<br>µs | | REFERENCE External Reference Voltage Range External Reference Current Drain | 250 kSPS Throughput | 2.3 | 2.5<br>50 | AVDD – 1.85 | V<br>μA | | DIGITAL INPUTS Logic Levels V <sub>IL</sub> V <sub>IH</sub> I <sub>IL</sub> I <sub>IH</sub> | | -0.3<br>+2.0<br>-1<br>-1 | | +0.8<br>DVDD +0.3<br>+1<br>+1 | V<br>V<br>μΑ<br>μΑ | | DIGITAL OUTPUTS Data Format Pipeline Delay | I <sub>SINK</sub> = 1.6 mA | Conversi | nrallel or Seria<br>on Results A<br>Completed ( | vailable Immediately | V | | $egin{array}{c} egin{array}{c} \egin{array}{c} \egin{array}{c} \egin{array}{c} \egin{array}{c} \egin{array}{c} \egin{array}$ | $I_{\text{SOURCE}} = -500 \mu\text{A}$ | OVDD - 0.6 | | 0.4 | V | | POWER SUPPLIES Specified Performance AVDD DVDD OVDD Operating Current AVDD DVDD <sup>5</sup> OVDD <sup>5</sup> | 250 kSPS Throughput | 4.75<br>4.75<br>2.7 | 5<br>5<br>1.8<br>10 | 5.25<br>5.25<br>5.25 <sup>4</sup> | V<br>V<br>V<br>mA<br>mA<br>μA | | Power Dissipation <sup>6</sup> | 250 kSPS Throughput <sup>5</sup><br>100 SPS Throughput <sup>5</sup><br>In Power-Down Mode <sup>7</sup> | | 35<br>15 | 41<br>7 | μΑ<br>mW<br>μW<br>μW | -2- | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------------------------------|----------------------------------|-----|-----|-----|------| | TEMPERATURE RANGE <sup>8</sup> Specified Performance | ${ m T_{MIN}}$ to ${ m T_{MAX}}$ | -40 | | +85 | °C | ## NOTES Table I. Analog Input Configuration | Input Voltage<br>Range | IND (4R) | INC (4R) | INB (2R) | INA (R) | Input<br>Impedance <sup>1</sup> | |------------------------|-----------------|--------------|----------|----------|---------------------------------| | ±4 REF <sup>2</sup> | V <sub>IN</sub> | INGND | INGND | REF | 5.85 kΩ | | ±2 REF | $V_{\rm IN}$ | $V_{IN}$ | INGND | REF | 3.41 kΩ | | $\pm REF$ | $V_{\rm IN}$ | $V_{\rm IN}$ | $V_{IN}$ | REF | $2.56~\mathrm{k}\Omega$ | | 0 V to 4 REF | $V_{\rm IN}$ | $V_{IN}$ | INGND | INGND | 3.41 kΩ | | 0 V to 2 REF | $V_{\rm IN}$ | $V_{IN}$ | $V_{IN}$ | INGND | 2.56 kΩ | | 0 V to REF | $V_{IN}$ | $V_{IN}$ | $V_{IN}$ | $V_{IN}$ | Note 3 | ## NOTES ## TIMING SPECIFICATIONS (-40°C to +85°C, AVDD = DVDD = 5 V, OVDD = 2.7 V to 5.25 V, unless otherwise noted.) | | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------|-----------------|------|-----|------|------| | Refer to Figures 11 and 12 | | | | | | | Convert Pulsewidth | t <sub>1</sub> | 5 | | | ns | | Time Between Conversions | $t_2$ | 4 | | | μs | | CNVST LOW to BUSY HIGH Delay | t <sub>3</sub> | | | 30 | ns | | BUSY HIGH All Modes Except in | t <sub>4</sub> | | | 1.25 | μs | | Master Serial Read after Convert Mode | | | | | | | Aperture Delay | t <sub>5</sub> | | 2 | | ns | | End of Conversion to BUSY LOW Delay | t <sub>6</sub> | 10 | | | ns | | Conversion Time | t <sub>7</sub> | | | 1.25 | μs | | Acquisition Time | t <sub>8</sub> | 2.75 | | | μs | | RESET Pulsewidth | t <sub>9</sub> | 10 | | | ns | | Refer to Figures 13, 14, 15, and 16 (Parallel Interface Modes) | | | | | | | CNVST LOW to DATA Valid Delay | t <sub>10</sub> | | | 1.25 | μs | | DATA Valid to BUSY LOW Delay | t <sub>11</sub> | 20 | | | ns | | Bus Access Request to DATA Valid | t <sub>12</sub> | | | 40 | ns | | Bus Relinquish Time | t <sub>13</sub> | 5 | | 15 | ns | | Refer to Figures 17 and 18 (Master Serial Interface Modes) <sup>1</sup> | | | | | | | CS LOW to SYNC Valid Delay | t <sub>14</sub> | | | 10 | ns | | CS LOW to Internal SCLK Valid Delay | t <sub>15</sub> | | | 10 | ns | | CS LOW to SDOUT Delay | t <sub>16</sub> | | | 10 | ns | | CNVST LOW to SYNC Delay (Read During Convert) | t <sub>17</sub> | | 0.5 | | μs | | SYNC Asserted to SCLK First Edge Delay <sup>2</sup> | t <sub>18</sub> | 4 | | | ns | | Internal SCLK Period <sup>2</sup> | t <sub>19</sub> | 25 | | 40 | ns | | Internal SCLK HIGH <sup>2</sup> | t <sub>20</sub> | 15 | | | ns | | Internal SCLK LOW <sup>2</sup> | t <sub>21</sub> | 9.5 | | | ns | | SDOUT Valid Setup Time <sup>2</sup> | t <sub>22</sub> | 4.5 | | | ns | | SDOUT Valid Hold Time <sup>2</sup> | t <sub>23</sub> | 2 | | | ns | | SCLK Last Edge to SYNC Delay <sup>2</sup> | t <sub>24</sub> | 3 | | | ns | REV. A -3- $<sup>^1</sup>LSB$ means Least Significant Bit. With the $\pm 5$ V input range, one LSB is 152.588 $\mu V.$ <sup>&</sup>lt;sup>2</sup>See Definition of Specifications section. These specifications do not include the error contribution from the external reference. <sup>&</sup>lt;sup>3</sup>All specifications in dB are referred to a full-scale input FS. Tested with an input signal at 0.5 dB below full scale unless otherwise specified. $<sup>^4</sup>$ The max should be the minimum of 5.25 V and DVDD + 0.3 V. <sup>&</sup>lt;sup>5</sup>Tested in parallel reading mode. <sup>&</sup>lt;sup>6</sup>Tested with the 0 V to 5 V range and $V_{\rm IN} - V_{\rm INGND} = 0$ V. See Power Dissipation section. <sup>7</sup>With OVDD below DVDD + 0.3 V and all digital inputs forced to DVDD or DGND, respectively. <sup>&</sup>lt;sup>8</sup>Contact factory for extended temperature range. Specifications subject to change without notice. <sup>&</sup>lt;sup>1</sup>Typical analog input impedance. <sup>&</sup>lt;sup>2</sup>With REF = 3 V, in this range, the input should be limited to -11 V to +12 V. For this range the input is high impedance. ## TIMING SPECIFICATIONS (continued) | | Symbol | Min | Typ | Max | Unit | |-------------------------------------------------------------------------|-----------------|-----|-----------|------|------| | Refer to Figures 17 and 18 (Master Serial Interface Modes) <sup>1</sup> | | | | | | | CS HIGH to SYNC HI-Z | t <sub>25</sub> | | | 10 | ns | | CS HIGH to Internal SCLK HI-Z | t <sub>26</sub> | | | 10 | ns | | CS HIGH to SDOUT HI-Z | t <sub>27</sub> | | | 10 | ns | | BUSY HIGH in Master Serial Read after Convert | t <sub>28</sub> | | See Table | · II | μs | | CNVST LOW to SYNC Asserted Delay | t <sub>29</sub> | | 1.25 | | μs | | (Master Serial Read after Convert) | | | | | | | SYNC Deasserted to BUSY LOW Delay | t <sub>30</sub> | | 25 | | ns | | Refer to Figures 19 and 21 (Slave Serial Interface Modes) | | | | | | | External SCLK Setup Time | t <sub>31</sub> | 5 | | | ns | | External SCLK Active Edge to SDOUT Delay | t <sub>32</sub> | 3 | | 16 | ns | | SDIN Setup Time | t <sub>33</sub> | 5 | | | ns | | SDIN Hold Time | t <sub>34</sub> | 5 | | | ns | | External SCLK Period | t <sub>35</sub> | 25 | | | ns | | External SCLK HIGH | t <sub>36</sub> | 10 | | | ns | | External SCLK LOW | t <sub>37</sub> | 10 | | | ns | ## NOTES Specifications subject to change without notice. Table II. Serial Clock Timings in Master Read after Convert | DIVSCLK[1] DIVSCLK[0] | | 0 | 0<br>1 | 1 0 | 1<br>1 | Unit | |---------------------------------------|-----------------|-----|--------|-----|--------|------| | SYNC to SCLK First Edge Delay Minimum | t <sub>18</sub> | 4 | 20 | 20 | 20 | ns | | Internal SCLK Period Minimum | t <sub>19</sub> | 25 | 50 | 100 | 200 | ns | | Internal SCLK Period Maximum | t <sub>19</sub> | 40 | 70 | 140 | 280 | ns | | Internal SCLK HIGH Minimum | t <sub>20</sub> | 15 | 25 | 50 | 100 | ns | | Internal SCLK LOW Minimum | t <sub>21</sub> | 9.5 | 24 | 49 | 99 | ns | | SDOUT Valid Setup Time Minimum | t <sub>22</sub> | 4.5 | 22 | 22 | 22 | ns | | SDOUT Valid Hold Time Minimum | t <sub>23</sub> | 2 | 4 | 30 | 90 | ns | | SCLK Last Edge to SYNC Delay Minimum | t <sub>24</sub> | 3 | 60 | 140 | 300 | ns | | BUSY HIGH Width Maximum | t <sub>28</sub> | 2 | 2.5 | 3.5 | 5.75 | μs | <sup>1</sup>IN SERIAL INTERFACE MODES, THE SYNC, SCLK, AND SDOUT TIMINGS ARE DEFINED WITH A MAXIMUM LOAD C<sub>L</sub> OF 10pF; OTHERWISE, THE LOAD IS 60pF MAXIMUM. Figure 1. Load Circuit for Digital Interface Timing Figure 2. Voltage Reference Levels for Timing -4-REV. A <sup>&</sup>lt;sup>1</sup>In serial interface modes, the SYNC, SCLK, and SDOUT timings are defined with a maximum load C<sub>L</sub> of 10 pF; otherwise, the load is 60 pF maximum. <sup>&</sup>lt;sup>2</sup>In serial master read during convert mode. See Table II for Master Read after Convert mode. ## ABSOLUTE MAXIMUM RATINGS1 **Analog Inputs** IND $^2$ , INC $^2$ , INB $^2$ .................................. –11 V to +30 V INA, REF, INGND, REFGND ..... AGND – 0.3 V to AVDD + 0.3 V Ground Voltage Differences AGND, DGND, OGND . . . . . . . . . . . . . . . . . ±0.3 V Supply Voltages AVDD, DVDD, OVDD . . . . . . . . . -0.3 V to +7 V AVDD to DVDD, AVDD to OVDD ..... ±7 V DVDD to OVDD . . . . . . . . . . . . -0.3 V to +7 V Digital Inputs ..... -0.3 V to DVDD + 0.3 V Internal Power Dissipation<sup>4</sup> ............................... 2.5 W Junction Temperature ...... 150°C Storage Temperature Range .....-65°C to +150°C Lead Temperature Range (Soldering 10 sec) <sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## PIN CONFIGURATION 48-Lead LQFP (ST-48) ## **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Option | |--------------------------------|-------------------|----------------------|----------------| | AD7663AST | -40°C to +85°C | Quad Flatpack (LQFP) | ST-48 | | AD7663ASTRL | -40°C to +85°C | Quad Flatpack (LQFP) | ST-48 | | AD7663ACP <sup>1</sup> | -40°C to +85°C | Chip Scale (LFCSP) | CP-48 | | AD7663ACPRL <sup>1</sup> | -40°C to +85°C | Chip Scale (LFCSP) | CP-48 | | EVAL-AD7663CB <sup>2</sup> | | Evaluation Board | | | EVAL-CONTROL BRD2 <sup>3</sup> | | Controller Board | | #### NOTES ## CAUTION. ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD7663 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. REV. A -5- <sup>&</sup>lt;sup>2</sup>See Analog Input section. <sup>&</sup>lt;sup>3</sup>Specification is for device in free air: 48-Lead LQFP: $\theta_{JA} = 91^{\circ}\text{C/W}$ , $\theta_{JC} = 30^{\circ}\text{C/W}$ . <sup>&</sup>lt;sup>4</sup>Specification is for device in free air: 48-Lead LFCSP: $\theta_{IC} = 26^{\circ}\text{C/W}$ . <sup>&</sup>lt;sup>1</sup>Future product. Contact factory for availability. <sup>&</sup>lt;sup>2</sup>This board can be used as a standalone evaluation board or in conjunction with the EVAL-CONTROL BRD2 for evaluation/demonstration purposes. <sup>&</sup>lt;sup>3</sup>This board allows a PC to control and communicate with all Analog Devices evaluation boards ending in the CB designators. ## PIN FUNCTION DESCRIPTION | Pin<br>No. | Mnemonic | Type | Description | |-------------------|-------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | AGND | P | Analog Power Ground Pin. | | 2 | AVDD | P | Input Analog Power Pin. Nominally 5 V. | | 3, 6, 7,<br>44–48 | NC | | No Connect. | | 4 | BYTESWAP | DI | Parallel Mode Selection (8-/16-Bit). When LOW, the LSB is output on D[7:0] and the MSB is output on D[15:8]. When HIGH, the LSB is output on D[15:8] and the MSB is output on D[7:0]. | | 5 | OB/ <del>2C</del> | DI | Straight Binary/Binary Two's Complement. When OB/2C is HIGH, the digital output is straight binary; when LOW, the MSB is inverted, resulting in a two's complement output from its internal shift register. | | 8 | SER/PAR | DI | Serial/Parallel Selection Input. When LOW, the parallel port is selected; when HIGH, the serial interface mode is selected and some bits of the DATA bus are used as a serial port. | | 9, 10 | DATA[0:1] | DO | Bit 0 and Bit 1 of the Parallel Port Data Output Bus. When SER/PAR is HIGH, these outputs are in high impedance. | | 11, 12 | DATA[2:3] or | DI/O | When SER/PAR is LOW, these outputs are used as Bit 2 and Bit 3 of the Parallel Port Data Output Bus. | | | DIVSCLK[0:1] | | When SER/PAR is HIGH, EXT/INT is LOW and RDC/SDIN is LOW, which is the serial master read after convert mode. These inputs, part of the serial port, are used to slow down, if desired, the internal serial clock that clocks the data output. In the other serial modes, these pins are high impedance outputs. | | 13 | DATA[4] | DI/O | When SER/PAR is LOW, this output is used as Bit 4 of the Parallel Port Data Output Bus. | | | or EXT/INT | | When SER/PAR is HIGH, this input, part of the serial port, is used as a digital select input for choosing the internal or an external data clock, called respectively, master and slave mode. With EXT/INT tied LOW, the internal clock is selected on SCLK output. With EXT/INT set to a logic HIGH, output data is synchronized to an external clock signal connected to the SCLK input, and external clock is gated by CS. | | 14 | DATA[5] | DI/O | When SER/PAR is LOW, this output is used as Bit 5 of the Parallel Port Data Output Bus. | | | or INVSYNC | | When SER/PAR is HIGH, this input, part of the serial port, is used to select the active state of the SYNC signal. When LOW, SYNC is active HIGH. When HIGH, SYNC is active LOW. | | 15 | DATA[6] | DI/O | When SER/PAR is LOW, this output is used as Bit 6 of the Parallel Port Data Output Bus. | | | or INVSCLK | | When SER/PAR is HIGH, this input, part of the serial port, is used to invert the SCLK signal. It is active in both master and slave mode. | | 16 | DATA[7] | DI/O | When SER $\overline{PAR}$ is LOW, this output is used as Bit 7 of the Parallel Port Data Output Bus. | | | or RDC/SDIN | | When SER/PAR is HIGH, this input, part of the serial port, is used as either an external data | | | | | input or a read mode selection input, depending on the state of EXT/INT. When EXT/INT is HIGH, RDC/SDIN could be used as a data input to daisy chain the conversion results from two or more ADCs onto a single SDOUT line. The digital data level on SDIN is output on DATA with a delay of 16 SCLK periods after the initiation of the read sequence. | | | | | When EXT/INT is LOW, RDC/SDIN is used to select the read mode. When RDC/SDIN is HIGH, the previous data is output on SDOUT during conversion. When RDC/SDIN is LOW, the data can be output on SDOUT only when the conversion is complete. | | 17 | OGND | P | Input/Output Interface Digital Power Ground. | | 18 | OVDD | P | Input/Output Interface Digital Power. Nominally at the same supply as the supply of the host interface (5 V or 3 V). | | 19 | DVDD | P | Digital Power. Nominally at 5 V. | | 20 | DGND | P | Digital Power Ground. | -6- REV. A ## PIN FUNCTION DESCRIPTION (continued) | No. | Mnemonic | Type | Description | |---------|------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 21 | DATA[8]<br>or SDOUT | DO | When SER/PAR is LOW, this output is used as Bit 8 of the Parallel Port Data Output Bus. When SER/PAR is HIGH, this output, part of the serial port, is used as a serial data output synchronized to SCLK. Conversion results are stored in an on-chip register. The AD7663 provides the conversion result, MSB first, from its internal shift register. The DATA format is determined by the logic level of OB/2C. In serial mode, when EXT/INT is LOW, SDOUT is valid on both edges of SCLK. In serial mode, when EXT/INT is HIGH: If INVSCLK is LOW, SDOUT is updated on SCLK rising edge and valid on the next falling edge. If INVSCLK is HIGH, SDOUT is updated on SCLK falling edge and valid on the next rising edge. | | 22 | DATA[9]<br>or SCLK | DI/O | When SER/PAR is LOW, this output is used as Bit 9 of the Parallel Port Data Output Bus. When SER/PAR is HIGH, this pin, part of the serial port, is used as a serial data clock input or output, dependent upon the logic state of the EXT/INT pin. The active edge where the data SDOUT is updated depends upon the logic state of the INVSCLK pin. | | 23 | DATA[10]<br>or SYNC | DO | When SER/PAR is LOW, this output is used as Bit 10 of the Parallel Port Data Output Bus. When SER/PAR is HIGH, this output, part of the serial port, is used as a digital output frame synchronization for use with the internal data clock (EXT/INT = Logic LOW). When a read sequence is initiated and INVSYNC is LOW, SYNC is driven HIGH and remains HIGH while SDOUT output is valid. When a read sequence is initiated and INVSYNC is High, SYNC is driven LOW and remains LOW while SDOUT output is valid. | | 24 | DATA[11]<br>or RDERROR | DO | When SER/PAR is LOW, this output is used as Bit 11 of the Parallel Port Data Output Bus. When SER/PAR is HIGH and EXT/INT is HIGH, this output, part of the serial port, is used as an incomplete read error flag. In slave mode, when a data read is started and not complete when the following conversion is complete, the current data is lost and RDERROR is pulsed high. | | 25–28 | DATA[12:15] | DO | Bit 12 to Bit 15 of the Parallel Port Data Output Bus. When SER/PAR is HIGH, these outputs are in high impedance. | | 29 | BUSY | DO | Busy Output. Transitions HIGH when a conversion is started, and remains HIGH until the conversion is complete and the data is latched into the on-chip shift register. The falling edge of BUSY could be used as a data ready clock signal. | | 30 | DGND | P | Must Be Tied to Digital Ground. | | 31 | $\overline{\text{RD}}$ | DI | Read Data. When $\overline{\text{CS}}$ and $\overline{\text{RD}}$ are both LOW, the interface parallel or serial output bus is enabled. | | 32 | CS | DI | Chip Select. When $\overline{CS}$ and $\overline{RD}$ are both LOW, the interface parallel or serial output bus is enabled. $\overline{CS}$ is also used to gate the external clock. | | 33 | RESET | DI | Reset Input. When set to a logic HIGH, reset the AD7663. Current conversion, if any, is aborted. If not used, this pin could be tied to DGND. | | 34 | PD | DI | Power-Down Input. When set to a logic HIGH, power consumption is reduced and conversions are inhibited after the current one is completed. | | 35 | CNVST | DI | Start Conversion. If $\overline{CNVST}$ is HIGH when the acquisition phase $(t_8)$ is complete, the next falling edge on $\overline{CNVST}$ puts the internal sample/hold into the hold state and initiates a conversion. This mode is the most appropriate if low sampling jitter is desired. If $\overline{CNVST}$ is LOW when the acquisition phase $(t_8)$ is complete, the internal sample/hold is put into the hold state and a conversion is immediately started. | | 36 | AGND | P | Must Be Tied to Analog Ground. | | 37 | REF | AI | Reference Input Voltage. | | 38 | REFGND | AI | Reference Input Analog Ground. | | 39 | INGND | AI | Analog Input Ground. | | 40, 41, | INA, INB, | AI | Analog Inputs. Refer to Table I for input range configuration. | | 42, 43 | INC, IND | | | -7-REV. A NOTES AI = Analog Input DI = Digital Input DI/O = Bidirectional Digital DO = Digital Output P = Power # DEFINITION OF SPECIFICATIONS INTEGRAL NONLINEARITY ERROR (INL) Linearity error refers to the deviation of each individual code from a line drawn from "negative full scale" through "positive full scale." The point used as "negative full scale" occurs 1/2 LSB before the first code transition. "Positive full scale" is defined as a level 1 1/2 LSB beyond the last code transition. The deviation is measured from the middle of each code to the true straight line. ## DIFFERENTIAL NONLINEARITY ERROR (DNL) In an ideal ADC, code transitions are 1 LSB apart. Differential nonlinearity is the maximum deviation from this ideal value. It is often specified in terms of resolution for which no missing codes are guaranteed. ## **FULL-SCALE ERROR** The last transition (from $011\ldots 10$ to $011\ldots 11$ in two's complement coding) should occur for an analog voltage $1\ 1/2\ LSB$ below the nominal full scale (2.499886 V for the $\pm 2.5\ V$ range). The full-scale error is the deviation of the actual level of the last transition from the ideal level. #### BIPOLAR ZERO ERROR The difference between the ideal midscale input voltage (0 V) and the actual voltage producing the midscale output code. ## UNIPOLAR ZERO ERROR In unipolar mode, the first transition should occur at a level 1/2 LSB above analog ground. The unipolar zero error is the deviation of the actual transition from that point. ## SPURIOUS-FREE DYNAMIC RANGE (SFDR) The difference, in decibels (dB), between the rms amplitude of the input signal and the peak spurious signal. ## **EFFECTIVE NUMBER OF BITS (ENOB)** A measurement of the resolution with a sine wave input. It is related to S/(N+D) by the following formula: $$ENOB = (S/[N+D]_{dB} - 1.76)/6.02)$$ and is expressed in bits. ## TOTAL HARMONIC DISTORTION (THD) The ratio of the rms sum of the first five harmonic components to the rms value of a full-scale input signal and is expressed in decibels. ## SIGNAL-TO-NOISE RATIO (SNR) The ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, excluding harmonics and dc. The value for SNR is expressed in decibels. ## SIGNAL TO (NOISE + DISTORTION) RATIO (S/[N+D]) The ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for S/(N+D) is expressed in decibels. ## **APERTURE DELAY** A measure of the acquisition performance and is measured from the falling edge of the $\overline{CNVST}$ input to when the input signal is held for a conversion. ## TRANSIENT RESPONSE The time required for the AD7663 to achieve its rated accuracy after a full-scale step function is applied to its input. -8- REV. A # **Typical Performance Characteristics—AD7663** TPC 1. Integral Nonlinearity vs. Code TPC 2. Typical Positive INL Distribution (446 Units) TPC 3. Typical Negative INL Distribution (446 Units) TPC 4. Histogram of 16,384 Conversions of a DC Input at the Code Transition TPC 5. Histogram of 16,384 Conversions of a DC Input at the Code Center TPC 6. FFT Plot REV. A -9- TPC 7. SNR, S/(N+D), and ENOB vs. Frequency TPC 8. SNR vs. Input Level TPC 9. SNR and THD vs. Temperature TPC 10. THD, Harmonics, and SFDR vs. Frequency TPC 11. THD, Harmonics vs. Input Level TPC 12. Typical Delay vs. Load Capacitance, C<sub>L</sub> -10- REV. A TPC 13. Operating Currents vs. Sample Rate TPC 14. Power-Down Operating Currents vs. Temperature TPC 15. +FS, Offset, and -FS vs. Temperature ## **CIRCUIT INFORMATION** The AD7663 is a fast, low-power, single-supply, precise 16-bit analog-to-digital converter (ADC). The AD7663 is capable of converting 250,000 samples per second (250 kSPS) and allows power saving between conversions. When operating at 100 SPS, for example, it consumes typically only 15 $\mu W$ . This feature makes the AD7663 ideal for battery-powered applications. The AD7663 provides the user with an on-chip track/hold, successive approximation ADC that does not exhibit any pipeline or latency, making it ideal for multiple multiplexed channel applications. It is specified to operate with both bipolar and unipolar input ranges by changing the connection of its input resistive scaler. The AD7663 can be operated from a single 5 V supply and be interfaced to either 5 V or 3 V digital logic. It is housed in a 48-lead LQFP package or a 48-lead LFCSP package that combines space savings and flexible configurations as either serial or parallel interface. The AD7663 is pin-to-pin-compatible with the AD7660. ## **CONVERTER OPERATION** The AD7663 is a successive approximation analog-to-digital converter based on a charge redistribution DAC. Figure 3 shows the simplified schematic of the ADC. The input analog signal is first scaled down and level-shifted by the internal input resistive scaler which allows both unipolar ranges (0 V to 2.5 V, 0 V to 5 V, and 0 V to 10 V) and bipolar ranges ( $\pm 2.5$ V, $\pm 5$ V, and $\pm 10$ V). The output voltage range of the resistive scaler is always 0 V to 2.5 V. The capacitive DAC consists of an array of 16 binary weighted capacitors and an additional "LSB" capacitor. The comparator's negative input is connected to a "dummy" capacitor of the same value as the capacitive DAC array. REV. A -11- During the acquisition phase, the common terminal of the array tied to the comparator's positive input is connected to AGND via $SW_A$ . All independent switches are connected to the output of the resistive scaler. Thus, the capacitor array is used as a sampling capacitor and acquires the analog signal. Similarly, the "dummy" capacitor acquires the analog signal on INGND input. When the acquisition phase is complete, and the CNVST input goes or is low, a conversion phase is initiated. When the conversion phase begins, SW<sub>A</sub> and SW<sub>B</sub> are opened first. The capacitor array and the "dummy" capacitor are then disconnected from the inputs and connected to the REFGND input. Therefore, the differential voltage between the output of the resistive scaler and INGND captured at the end of the acquisition phase is applied to the comparator inputs, causing the comparator to become unbalanced. By switching each element of the capacitor array between REFGND or REF, the comparator input varies by binary weighted voltage steps ( $V_{REF}/2$ , $V_{REF}/4\ldots V_{REF}/65536$ ). The control logic toggles these switches, starting with the MSB first, in order to bring the comparator back into a balanced condition. After the completion of this process, the control logic generates the ADC output code and brings BUSY output low. Figure 3. ADC Simplified Schematic Figure 4. ADC Ideal Transfer Function ## **Transfer Functions** Using the $OB/\overline{2C}$ digital input, the AD7663 offers two output codings: straight binary and two's complement. The ideal transfer characteristic for the AD7663 is shown in Figure 4 and Table III. ## TYPICAL CONNECTION DIAGRAM Figure 5 shows a typical connection diagram for the AD7663. Different circuitry shown on this diagram is optional and is discussed in the Notes with the figure. ## **Analog Inputs** The AD7663 is specified to operate with six full-scale analog input ranges. Connections required for each of the four analog inputs, IND, INC, INB, INA, and the resulting full-scale ranges, are shown in Table I. The typical input impedance for each analog input range is also shown. Table III. Output Codes and Ideal Input Voltages | | | | | | Digital Output<br>Code (Hexa) | | | | |-----------------------------------------------------|----------------------|---------------------|-----------------------|-------------------------|-------------------------------|--------------------------|--------------------|---------------------------| | Description | | | Ana | log Input | | | Straight<br>Binary | Two's<br>Complement | | Full-Scale Range <sup>1</sup> Least Significant Bit | ±10 V<br>305.2 μV | ±5 V<br>152.6 μV | ±2.5 V<br>76.3 μV | 0 V to 10 V<br>152.6 μV | 0 V to 5 V<br>76.3 μV | 0 V to 2.5 V<br>38.15 μV | | | | FSR – 1 LSB | 9.999695 V | 4.999847 V | 2.499924 V | 9.999847 V | 4.999924 V | 2.499962 V | $FFFF^2$ | 7FFF <sup>2</sup> | | Midscale + 1 LSB<br>Midscale | 305.2 μV<br>0 V | 152.6 μV<br>0 V | 76.3 μV<br>0 V | 5.000153 V<br>5 V | 2.570076 V<br>2.5 V | 1.257038 V<br>1.25 V | 8001<br>8000 | 0001 | | Midscale – 1 LSB | -305.2 μV | -152.6 μV | -76.3 μV | 4.999847 V | 2.499924 V | 1.249962 V | 7FFF | FFFF | | -FSR + 1 LSB<br>-FSR | −9.999695 V<br>−10 V | -4.999847 V<br>-5 V | -2.499924 V<br>-2.5 V | 152.6 μV<br>0 V | 76.3 μV<br>0 V | 38.15 μV<br>0 V | $0001 \\ 0000^3$ | 8001<br>8000 <sup>3</sup> | NOTES –12– REV. A <sup>&</sup>lt;sup>1</sup>Values with REF = 2.5 V, with REF = 3 V, all values will scale linearly. <sup>&</sup>lt;sup>2</sup>This is also the code for an overrange analog input. <sup>&</sup>lt;sup>3</sup>This is also the code for an underrange analog input. Figure 5. Typical Connection Diagram (±10 V Range Shown) Figure 6 shows a simplified analog input section of the AD7663. OPTION. SEE POWER SUPPLY SECTION FOR BIPOLAR RANGE ONLY. SEE SCALER REFERENCE INPUT SECTION. THE AD8021 IS RECOMMENDED. SEE DRIVER AMPLIFIER CHOICE SECTION. WITH 0 TO 2.5V RANGE ONLY. SEE ANALOG INPUTS SECTION. 8. OPTIONAL LOW JITTER CNVST. SEE CONVERSION CONTROL SECTION. Figure 6. Simplified Analog Input The four resistors connected to the four analog inputs form a resistive scaler that scales down and shifts the analog input range to a common input range of 0 V to 2.5 V at the input of the switched capacitive ADC. By connecting the four inputs INA, INB, INC, IND, to the input signal itself, the ground, or a 2.5 V reference, other analog input ranges can be obtained. The diodes shown in Figure 6 provide ESD protection for the four analog inputs. The inputs INB, INC, IND, have a high voltage protection (–11 V to +30 V) to allow wide input voltage range. Care must be taken to ensure that the analog input signal never exceeds the absolute ratings on these inputs including INA (0 V to 5 V). This will cause these diodes to become forward-biased and start conducting current. These diodes can handle a forward-biased current of 120 mA maximum. For instance, when using the 0 V to 2.5 V input range, these conditions could eventually occur on the input INA when the input buffer's (U1) supplies are different from AVDD. In such case, an input buffer with a short-circuit current limitation can be used to protect the part. This analog input structure allows the sampling of the differential signal between the output of the resistive scaler and INGND. Unlike other converters, the INGND input is sampled at the same time as the inputs. By using this differential input, small signals common to both inputs are rejected as shown in Figure 7, which represents the typical CMRR over frequency. For instance, by using INGND to sense a remote signal ground, the difference of ground potentials between the sensor and the local ADC ground is eliminated. REV. A -13- Figure 7. Analog Input CMRR vs. Frequency During the acquisition phase for ac signals, the AD7663 behaves like a one-pole RC filter consisting of the equivalent resistance of the resistive scaler R/2 in series with R1 and $C_S$ . The resistor R1 is typically $2700\,\Omega$ and is a lumped component made up of some serial resistors and the on-resistance of the switches. The capacitor $C_S$ is typically 60 pF and is mainly the ADC sampling capacitor. This one-pole filter with a typical -3 dB cutoff frequency of 800 kHz reduces undesirable aliasing effects and limits the noise coming from the inputs. Except when using the 0 V to 2.5 V analog input voltage range, the AD7663 has to be driven by a very low impedance source to avoid gain errors. That can be done by using a driver amplifier whose choice is eased by the primarily resistive analog input circuitry of the AD7663. When using the 0 V to 2.5 V analog input voltage range, the input impedance of the AD7663 is very high so the AD7663 can be driven directly by a low impedance source without gain error. That allows, as shown in Figure 5, putting an external one-pole RC filter between the output of the amplifier output and the ADC analog inputs to even further improve the noise filtering by the AD7663 analog input circuit. However, the source impedance has to be kept low because it affects the ac performances, especially the total harmonic distortion (THD). The maximum source impedance depends on the amount of THD that can be tolerated. The THD degradation is a function of the source impedance and the maximum input frequency as shown in Figure 8. Figure 8. THD vs. Analog Input Frequency and Input Resistance (0 V to 2.5 V Only) ## **Driver Amplifier Choice** Although the AD7663 is easy to drive, the driver amplifier needs to meet at least the following requirements: - The driver amplifier and the AD7663 analog input circuit have to be able, together, to settle for a full-scale step the capacitor array at a 16-bit level (0.0015%). In the amplifier's data sheet, the settling at 0.1% to 0.01% is more commonly specified. It could significantly differ from the settling time at 16-bit level and, therefore, it should be verified prior to the driver selection. The tiny op amp AD8021 which combines ultralow noise and a high-gain bandwidth meets this settling time requirement even when used with a high gain up to 13. - The noise generated by the driver amplifier needs to be kept as low as possible in order to preserve the SNR and transition noise performance of the AD7663. The noise coming from the driver is, first, scaled down by the resistive scaler according to the analog input voltage range used, and then, filtered by the AD7663 analog input circuit one-pole, low-pass filter made by (R/2 + R1) and C<sub>S</sub>. The SNR degradation due to the amplifier is: $$SNR_{LOSS} = 20 \log \left( \frac{28}{\sqrt{784 + \frac{\pi}{2} f_{-3 dB} \left( \frac{2.5 N e_N}{FSR} \right)^2}} \right)$$ where $f_{-3~dB}$ is the $-3~\mathrm{dB}$ input bandwidth in MHz of the AD7663 (.8 MHz) or the cut-off frequency of the input filter if any used (0 V to 2.5 V range), N is the noise factor of the amplifier (1 if in buffer configuration), $e_N$ is the equivalent input noise voltage of the op amp in nV/(Hz)<sup>1/2</sup>, FSR is the full-scale span (i.e., 5 V for $\pm 2.5$ V range). For instance, when using the 0 V to 2.5 V range, a driver with an equivalent input noise of 6 nV/ $\sqrt{\text{Hz}}$ like the AD8610 and configured as a buffer, thus with a noise gain of 1, the SNR degrades by only 0.24 dB. • The driver needs to have a THD performance suitable to that of the AD7663. TPC 10 gives the THD versus frequency that the driver should preferably exceed. The AD8021 meets these requirements and is usually appropriate for almost all applications. The AD8021 needs an external compensation capacitor of 10 pF. This capacitor should have good linearity as an NPO ceramic or mica type. The AD8022 could also be used where a dual version is needed and gain of 1 is used. -14- REV. A The AD829 is another alternative where high-frequency (above 100 kHz) performance is not required. In a gain of 1, it requires an 82 pF compensation capacitor. The AD8610 is also another option where low bias current is needed in low-frequency applications. ## Voltage Reference Input The AD7663 uses an external 2.5 V voltage reference. The voltage reference input REF of the AD7663 has a dynamic input impedance; it should therefore be driven by a low-impedance source with an efficient decoupling between REF and REFGND inputs. This decoupling depends on the choice of the voltage reference but usually consists of a 1 $\mu F$ ceramic capacitor and a low ESR tantalum capacitor connected to the REF and REFGND inputs with minimum parasitic inductance. 47 $\mu F$ is an appropriate value for the tantalum capacitor when used with one of the recommended reference voltages; - The low noise, low temperature drift ADR421 and AD780 voltage references - The low power ADR291 voltage reference - The low cost AD1582 voltage reference For applications using multiple AD7663s, it is more effective to buffer the reference voltage with a low noise, very stable op amp like the AD8031. Care should also be taken with the reference temperature coefficient of the voltage reference which directly affects the full-scale accuracy if this parameter matters. For instance, a $\pm 15$ ppm/°C tempco of the reference changes the full scale by $\pm 1$ LSB/°C. Note that $V_{REF}$ , as mentioned in the specification table, could be increased to AVDD -1.85 V. The benefit here is the increased SNR obtained as a result of this increase. Since the input range is defined in terms of $V_{REF}$ , this would essentially increase the $\pm$ REF range from $\pm 2.5$ V to $\pm 3$ V and so on with an AVDD above 4.85 V. The theoretical improvement as a result of this increase in reference is 1.58 dB (20 log [3/2.5]). Due to the theoretical quantization noise, however, the observed improvement is approximately 1 dB. The AD780 can be selected with a 3 V reference voltage. ## Scaler Reference Input (Bipolar Input Ranges) When using the AD7663 with bipolar input ranges, the connection diagram in Figure 5 shows a reference buffer amplifier. This buffer amplifier is required to isolate the REFIN pin from the signal dependent current in the AIN pin. A high-speed op amp such as the AD8031 can be used with a single 5 V power supply without degrading the performance of the AD7663. The buffer must have good settling characteristics and provide low total noise within the input bandwidth of the AD7663. ## **Power Supply** The AD7663 uses three sets of power supply pins: an analog 5 V supply AVDD, a digital 5 V core supply DVDD, and a digital input/output interface supply OVDD. The OVDD supply allows direct interface with any logic working between 2.7 V and DVDD + 0.3 V. To reduce the number of supplies needed, the digital core (DVDD) can be supplied through a simple RC filter from the analog supply as shown in Figure 5. The AD7663 is independent of power supply sequencing, once OVDD does not exceed DVDD by more than 0.3 V, and thus free from supply voltage induced latchup. Additionally, it is very insensitive to power supply variations over a wide frequency range as shown in Figure 9. Figure 9. PSRR vs. Frequency ## POWER DISSIPATION The AD7663 automatically reduces its power consumption at the end of each conversion phase. During the acquisition phase, the operating currents are very low, which allows a significant power saving when the conversion rate is reduced as shown in Figure 10. This feature makes the AD7663 ideal for very low-power battery applications. This does not take into account the power, if any, dissipated by the input resistive scaler which depends on the input voltage range used and the analog input voltage even in power-down mode. There is no power dissipated when the 0 V to 2.5 V is used or when both, the analog input voltage is 0 V and a unipolar range, 0 V to 5 V or 0 V to 10 V, is used. It should be noted that the digital interface remains active even during the acquisition phase. To reduce the operating digital supply currents even further, the digital inputs need to be driven close to the power rails (i.e., DVDD and DGND) and OVDD should not exceed DVDD by more than 0.3 V. REV. A -15- Figure 10. Power Dissipation vs. Sample Rate ## **CONVERSION CONTROL** Figure 11 shows the detailed timing diagrams of the conversion process. The AD7663 is controlled by the signal $\overline{\text{CNVST}}$ which initiates conversion. Once initiated, it cannot be restarted or aborted, even by the power-down input PD, until the conversion is complete. The $\overline{\text{CNVST}}$ signal operates independently of $\overline{\text{CS}}$ and $\overline{\text{RD}}$ signals. Figure 11. Basic Conversion Timing For a true sampling application, the recommended operation of the $\overline{\text{CNVST}}$ signal is the following: $\overline{\text{CNVST}}$ must be held high from the previous falling edge of BUSY, and during a minimum delay corresponding to the acquisition time $t_8$ ; then, when $\overline{\text{CNVST}}$ is brought low, a conversion is initiated and BUSY signal goes high until the completion of the conversion. Although $\overline{\text{CNVST}}$ is a digital signal, it should be designed with special care with fast, clean edges and levels, with minimum overshoot and undershoot or ringing. It is a good thing to shield the $\overline{\text{CNVST}}$ trace with ground and also to add a low value serial resistor (i.e., 50 $\Omega$ ) termination close to the output of the component that drives this line. For applications where the SNR is critical, $\overline{\text{CNVST}}$ signal should have a very low jitter. Some solutions to achieve that are to use a dedicated oscillator for $\overline{\text{CNVST}}$ generation, or at least to clock it with a high frequency, low jitter clock as shown in Figure 5. For other applications, conversions can be automatically initiated. If $\overline{\text{CNVST}}$ is held low when BUSY is low, the AD7663 controls the acquisition phase and then automatically initiates a new conversion. By keeping $\overline{\text{CNVST}}$ low, the AD7663 keeps the conversion process running by itself. It should be noted that the analog input has to be settled when BUSY goes low. Also, at power-up, $\overline{\text{CNVST}}$ should be brought low once to initiate the conversion process. In this mode, the AD7663 could sometimes run slightly faster than the guaranteed limit of 250 kSPS. Figure 12. RESET Timing ## **DIGITAL INTERFACE** The AD7663 has a versatile digital interface; it can be interfaced with the host system by using either a serial or parallel interface. The serial interface is multiplexed on the parallel data bus. The AD7663 digital interface also accommodates both 3 V or 5 V logic by simply connecting the OVDD supply pin of the AD7663 to the host system interface digital supply. Finally, by using the $OB/\overline{2C}$ input pin, both two's complement or straight binary coding can be used. The two signals $\overline{CS}$ and $\overline{RD}$ control the interface. When at least one of these signals is high, the interface outputs are in high impedance. Usually, $\overline{CS}$ allows the selection of each AD7663 in multicircuits applications and is held low in a single AD7663 design. $\overline{RD}$ is generally used to enable the conversion result on the data bus. Figure 13. Master Parallel Data Timing for Reading (Continuous Read) -16- REV. A ## PARALLEL INTERFACE The AD7663 is configured to use the parallel interface when the $SER/\overline{PAR}$ is held low. The data can be read either after each conversion, which is during the next acquisition phase, or during the following conversion as shown, respectively, in Figure 14 and Figure 15. When the data is read during the conversion, however, it is recommended that it be read only during the first half of the conversion phase. That avoids any potential feedthrough between voltage transients on the digital interface and the most critical analog conversion circuitry. Figure 14. Slave Parallel Data Timing for Reading (Read After Convert) Figure 15. Slave Parallel Data Timing for Reading (Read During Convert) The BYTESWAP pin allows a glueless interface to an 8-bit bus. As shown in Figure 16, the LSB byte is output on D[7:0] and the MSB is output on D[15:8] when BYTESWAP is low. When BYTESWAP is high, the LSB and MSB bytes are swapped and the LSB is output on D[15:8] and the MSB is output on D[7:0]. By connecting BYTESWAP to an address line, the 16 data bits can be read in 2 bytes on either D[15:8] or D[7:0]. Figure 16. 8-Bit Parallel Interface #### **SERIAL INTERFACE** The $\overline{AD7663}$ is configured to use the serial interface when the SER/ $\overline{PAR}$ is held high. The AD7663 outputs 16 bits of data, MSB first, on the SDOUT pin. This data is synchronized with the 16 clock pulses provided on SCLK pin. The output data is valid on both the rising and falling edge of the data clock. ## MASTER SERIAL INTERFACE #### **Internal Clock** The AD7663 is configured to generate and provide the serial data clock SCLK when the EXT/\overline{INT} pin is held low. It also generates a SYNC signal to indicate to the host when the serial data is valid. The serial clock SCLK and the SYNC signal can be inverted if desired. Depending on RDC/SDIN input, the data can be read after each conversion or during the following conversion. Figure 17 and Figure 18 show the detailed timing diagrams of these two modes. Usually, because the AD7663 has a longer acquisition phase than the conversion phase, the data is read immediately after conversion. That makes the mode master, read after conversion, the most recommended serial mode when it can be used. In read-during-conversion mode, the serial clock and data toggle at appropriate instants that minimize potential feedthrough between digital activity and the critical conversion decisions. In read-after-conversion mode, it should be noted that, unlike in other modes, the signal BUSY returns low after the 16 data bits are pulsed out and not at the end of the conversion phase which results in a longer BUSY width. In this mode, if necessary, the internal clock can be slowed down by a ratio selected by the DIVSCLK inputs according to Table II. REV. A -17- Figure 17. Master Serial Data Timing for Reading (Read After Convert) Figure 18. Master Serial Data Timing for Reading (Read Previous Conversion During Convert) Figure 19. Slave Serial Data Timing for Reading (Read After Convert) ## SLAVE SERIAL INTERFACE External Clock The AD7663 is configured to accept an externally supplied serial data clock on the SCLK pin when the EXT/ $\overline{\text{INT}}$ pin is held high. In this mode, several methods can be used to read the data. The external serial clock is gated by $\overline{\text{CS}}$ and the data are output when both $\overline{\text{CS}}$ and $\overline{\text{RD}}$ are low. Thus, depending on $\overline{\text{CS}}$ , the data can be read after each conversion or during the following conversion. The external clock can be either a continuous or discontinuous clock. A discontinuous clock can be either normally high or normally low when inactive. Figure 19 and Figure 21 show the detailed timing diagrams of these methods. While the AD7663 is performing a bit decision, it is important that voltage transients not occur on digital input/output pins or degradation of the conversion result could occur. This is particularly important during the second half of the conversion phase because the AD7663 provides error correction circuitry that can correct for an improper bit decision made during the first half of the conversion phase. For this reason, it is recommended that when an external clock is being provided, it is a discontinuous clock that is toggling only when BUSY is low or, more importantly, that is does not transition during the latter half of BUSY high. ## External Discontinuous Clock Data Read after Conversion This mode is the most recommended of the serial slave modes. Figure 19 shows the detailed timing diagrams of this method. After a conversion is complete, indicated by BUSY returning low, the result of this conversion can be read while both $\overline{CS}$ and $\overline{RD}$ are low. The data is shifted out, MSB first, with 16 clock pulses and is valid on both rising and falling edge of the clock. Among the advantages of this method, the conversion performance is not degraded because there are no voltage transients on the digital interface during the conversion process. Another advantage is to be able to read the data at any speed up to 40 MHz which accommodates both slow digital host interface and the fastest serial reading. Finally, in this mode only, the AD7663 provides a "daisy chain" feature using the RDC/SDIN input pin for cascading multiple converters together. This feature is useful for reducing component count and wiring connections when desired as, for instance, in isolated multiconverter applications. An example of the concatenation of two devices is shown in Figure 20. Simultaneous sampling is possible by using a common CNVST signal. It should be noted that the RDC/SDIN input is latched on the opposite edge of SCLK of the one used to shift out the data on SDOUT. Hence, the MSB of the "upstream" converter just follows the LSB of the "downstream" converter on the next SCLK cycle. Figure 20. Two AD7663s in a Daisy-Chain Configuration REV. A -19- Figure 21. Slave Serial Data Timing for Reading (Read Previous Conversion During Convert) #### **External Clock Data Read During Conversion** Figure 21 shows the detailed timing diagrams of this method. During a conversion, while both CS and RD are low, the result of the previous conversion can be read. The data is shifted out, MSB first, with 16 clock pulses and is valid on both the rising and the falling edge of the clock. The 16 bits have to be read before the current conversion is complete. If that is not done, RDERROR is pulsed high and can be used to interrupt the host interface to prevent incomplete data reading. There is no "daisy chain" feature in this mode and RDC/SDIN input should always be tied either high or low. To reduce performance degradation due to digital activity, a fast discontinuous clock of at least 25 MHz is recommended to ensure that all the bits are read during the first half of the conversion phase. ## MICROPROCESSOR INTERFACING The AD7663 is ideally suited for traditional dc measurement applications supporting a microprocessor, and ac signal processing applications interfacing to a digital signal processor. The AD7663 is designed to interface either with a parallel 8-bit or 16-bit wide interface or with a general purpose serial port or I/O ports on a microcontroller. A variety of external buffers can be used with the AD7663 to prevent digital noise from coupling into the ADC. The following sections illustrate the use of the AD7663 with an SPI equipped microcontroller, the ADSP-21065L and ADSP-218x signal processors. ## SPI Interface (MC68HC11) Figure 22 shows an interface diagram between the AD7663 and an SPI-equipped microcontroller like the MC68HC11. To accommodate the slower speed of the microcontroller, the AD7663 acts as a slave device and data must be read after conversion. This mode also allows the "daisy chain" feature. The convert command could be initiated in response to an internal timer interrupt. The reading of output data, one byte at a time, if necessary, could be initiated in response to the end-of-conversion signal (BUSY going low) using an interrupt line of the microcontroller. The Serial Peripheral Interface (SPI) on the MC68HC11 is configured for master mode (MSTR) = 1, Clock Polarity Bit (CPOL) = 0, Clock Phase Bit (CPHA) = 1, and SPI interrupt enable (SPIE) = 1 by writing to the SPI Control Register (SPCR). The IRQ is configured for edge-sensitive-only operation (IRQE = 1 in OPTION register). Figure 22. Interfacing the AD7663 to SPI Interface ### ADSP-21065L in Master Serial Interface As shown in Figure 23, the AD7663 can be interfaced to the ADSP-21065L using the serial interface in master mode without any glue logic required. This mode combines the advantages of reducing the wire connections and being able to read the data during or after conversion at maximum speed transfer (DIVSCLK[0:1] both low. The AD7663 is configured for the internal clock mode (EXT/INT low) and acts, therefore, as the master device. The convert command can be generated by an external low jitter oscillator or, as shown, by a FLAG output of the ADSP-21065L, or by a frame output TFS of one serial port of the ADSP-21065L which can be used like a timer. The serial port on the ADSP-21065L is configured for external clock (IRFS = 0), rising edge active (CKRE = 1), external late framed sync signals (IRFS = 0, LAFS = 1, RFSR = 1), and active high (LRFS = 0). The serial port of the ADSP-21065L is configured by writing to its receive control register (SRCTL)—see ADSP-2106x SHARC User's Manual. Because the serial –20– REV. A port within the ADSP-21065L will be seeing a discontinuous clock, an initial word reading has to be done after the ADSP-21065L has been reset to ensure that the serial port is properly synchronized to this clock during each following data read operation. Figure 23. Interfacing to the ADSP-21065L Using the Serial Master Mode ### APPLICATION HINTS #### Lavout The AD7663 has very good immunity to noise on the power supplies as can be seen in Figure 9. However, care should still be taken with regard to grounding layout. The printed circuit board that houses the AD7663 should be designed so the analog and digital sections are separated and confined to certain areas of the board. This facilitates the use of ground planes that can be easily separated. Digital and analog ground planes should be joined in only one place, preferably underneath the AD7663 or at least as close as possible to the AD7663. If the AD7663 is in a system where multiple devices require analog-to-digital ground connections, the connection should still be made at one point only, a star ground point, which should be established as close as possible to the AD7663. It is recommended to avoid running digital lines under the device as these will couple noise onto the die. The analog ground plane should be allowed to run under the AD7663 to avoid noise coupling. Fast switching signals like $\overline{\text{CNVST}}$ or clocks should be shielded with digital ground to avoid radiating noise to other sections of the board, and should never run near analog signal paths. Crossover of digital and analog signals should be avoided. Traces on different but close layers of the board should run at right angles to each other. This will reduce the effect of feedthrough through the board. The power supply lines to the AD7663 should use as large a trace as possible to provide low impedance paths and reduce the effect of glitches on the power supply lines. Good decoupling is also important to lower the supplies impedance presented to the AD7663 and reduce the magnitude of the supply spikes. Decoupling ceramic capacitors, typically 100 nF, should be placed on each power supplies pins AVDD, DVDD, and OVDD close to, and ideally right up against, these pins and their corresponding ground pins. Additionally, low ESR 10 $\mu F$ capacitors should be located in the vicinity of the ADC to further reduce low frequency ripple. The DVDD supply of the AD7663 can be either a separate supply or come from the analog supply, AVDD, or from the digital interface supply, OVDD. When the system digital supply is noisy, or fast switching digital signals are present, it is recommended, if no separate supply available, to connect the DVDD digital supply to the analog supply, AVDD, through an RC filter as shown in Figure 5, and connect the system supply to the interface digital supply OVDD and the remaining digital circuitry. When DVDD is powered from the system supply, it is useful to insert a bead to further reduce high-frequency spikes. The AD7663 has five different ground pins: INGND, REFGND, AGND, DGND, and OGND. INGND is used to sense the analog input signal. REFGND senses the reference voltage and should be a low impedance return to the reference because it carries pulsed currents. AGND is the ground to which most internal ADC analog signals are referenced. This ground must be connected with the least resistance to the analog ground plane. DGND must be tied to the analog or digital ground plane depending on the configuration. OGND is connected to the digital system ground. The layout of the decoupling of the reference voltage is important. The decoupling capacitor should be close to the ADC and connected with short and large traces to minimize parasitic inductances. ## **Evaluating the AD7663 Performance** A recommended layout for the AD7663 is outlined in the evaluation board for the AD7663. The evaluation board package includes a fully assembled and tested evaluation board, documentation, and software for controlling the board from a PC via the Eval-Control Board. REV. A –21– ## **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). # 48-Lead Quad Flatpack (LQFP) (ST-48) # 48-Lead Frame Chip Scale (LFCSP) (CP-48) CONTROLLING DIMENSIONS ARE IN MILLIMETERS -22- REV. A # **Revision History** | Location | Page | |------------------------------------------------------------|------| | Data Sheet changed from REV. 0 to REV. A. | | | Edits to FEATURES | | | Edits to GENERAL DESCRIPTION | | | Chart added to PRODUCT HIGHLIGHTS | | | Edits to SPECIFICATIONS | 2–3 | | Edits to Table I | 3 | | Edits to ABSOLUTE MAXIMUM RATINGS | | | Edits to ORDERING GUIDE | | | Edits to PIN FUNCTION DESCRIPTION | 6 | | Addition of TPC 15 | | | Edits to CIRCUIT INFORMATION section | | | Edits to Table III | | | Edits to Voltage Reference Input and Power Supply sections | | | Edits to ADSP-21065L in Master Serial Interface section | | | New Package Outline Added | |