## 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR ### GENERAL DESCRIPTION The ICS8745BI is a highly versatile 1:5 LVDS Clock Generator and a member of the HiPerClockS™ family of High Performance Clock Solutions from ICS. The ICS8745BI has a fully integrated PLL and can be configured as zero de- lay buffer, multiplier or divider, and has an output frequency range of 31.25MHz to 700MHz. The Reference Divider, Feedback Divider and Output Divider are each programmable, thereby allowing for the following output-to-input frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8. The external feedback allows the device to achieve "zero delay" between the input clock and the output clocks. The PLL\_SEL pin can be used to bypass the PLL for system test and debug purposes. In bypass mode, the reference clock is routed around the PLL and into the internal output dividers. #### **F**EATURES - 5 differential LVDS outputs designed to meet or exceed the requirements of ANSI TIA/EIA-644 - · Selectable differential clock inputs - CLKx, nCLKx pairs can accept the following differential input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL - Output frequency range: 31.25MHz to 700MHz - Input frequency range: 31.25MHz to 700MHz - VCO range: 250MHz to 700MHz - External feedback for "zero delay" clock regeneration with configurable frequencies - Programmable dividers allow for the following output-to-input frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8 - Cycle-to-cycle jitter: 30ps (maximum) - Output skew: 40ps (maximum) - Static phase offset: 25ps ± 125ps - 3.3V supply voltage - -40°C to 85°C ambient operating temperature ### **BLOCK DIAGRAM** ### PIN ASSIGNMENT ## 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR TABLE 1. PIN DESCRIPTIONS | Number | Name | Т | уре | Description | |------------|------------------------------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SEL0 | Input | Pulldown | Determines output divider values in Table 3. LVCMOS / LVTTL interface levels. | | 2 | SEL1 | Input | Pulldown | Determines output divider values in Table 3. LVCMOS / LVTTL interface levels. | | 3 | CLK0 | Input | Pulldown | Non-inverting differential clock input. | | 4 | nCLK0 | Input | Pullup | Inverting differential clock input. | | 5 | CLK1 | Input | Pulldown | Non-inverting differential clock input. | | 6 | nCLK1 | Input | Pullup | Inverting differential clock input. | | 7 | CLK_SEL | Input | Pulldown | Clock select input. When HIGH, selects CLK1, nCLK1. When LOW, selects CLK0, nCLK0. LVCMOS / LVTTL interface levels. | | 8 | MR | Input | Pulldown | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs Qx to go low and the inverted outputs nQx to go high. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS / LVTTL interface levels. | | 9, 32 | $V_{_{ m DD}}$ | Power | | Core supply pins. | | 10 | nFB_IN | Input | Pullup | Feedback input to phase detector for regenerating clocks with "zero delay". | | 11 | FB_IN | Input | Pulldown | Feedback input to phase detector for regenerating clocks with "zero delay". | | 12 | SEL2 | Input | Pulldown | Determines output divider values in Table 3. LVCMOS / LVTTL interface levels. | | 13, 19, 25 | GND | Power | | Power supply ground. | | 14, 15 | nQ0, Q0 | Output | | Differential output pair. LVDS interface levels. | | 16, 22, 28 | $V_{\scriptscriptstyle DDO}$ | Power | | Output supply pins. | | 17, 18 | nQ1, Q1 | Output | | Differential output pair. LVDS interface levels. | | 20, 21 | nQ2, Q2 | Output | | Differential output pair. LVDS interface levels. | | 23, 24 | nQ3, Q3 | Output | | Differential output pair. LVDS interface levels. | | 26, 27 | nQ4, Q4 | Output | | Differential output pair. LVDS interface levels. | | 29 | SEL3 | Input | Pulldown | Determines output divider values in Table 3. LVCMOS / LVTTL interface levels. | | 30 | V <sub>DDA</sub> | Power | | Analog supply pin. | | 31 | PLL_SEL | Input | Pullup | Selects between the PLL and reference clock as the input to the dividers. When LOW, selects reference clock. LVCMOS / LVTTL interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. Table 2. Pin Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | ΚΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | ΚΩ | TABLE 3A. CONTROL INPUT FUNCTION TABLE | | Inputs | | | | | |------|--------|------|------|----------------------------------|----------------| | SEL3 | SEL2 | SEL1 | SEL0 | Reference Frequency Range (MHz)* | Q0:Q4, nQ0:nQ4 | | 0 | 0 | 0 | 0 | 250 - 700 | ÷ 1 | | 0 | 0 | 0 | 1 | 125 - 350 | ÷ 1 | | 0 | 0 | 1 | 0 | 62.5 - 175 | ÷ 1 | | 0 | 0 | 1 | 1 | 31.25 - 87.5 | ÷ 1 | | 0 | 1 | 0 | 0 | 250 - 700 | ÷ 2 | | 0 | 1 | 0 | 1 | 125 - 350 | ÷ 2 | | 0 | 1 | 1 | 0 | 62.5 - 175 | ÷ 2 | | 0 | 1 | 1 | 1 | 250 -700 | ÷ 4 | | 1 | 0 | 0 | 0 | 125 - 350 | ÷ 4 | | 1 | 0 | 0 | 1 | 250 - 700 | ÷ 8 | | 1 | 0 | 1 | 0 | 125 - 350 | x 2 | | 1 | 0 | 1 | 1 | 62.5 - 175 | x 2 | | 1 | 1 | 0 | 0 | 31.25 - 87.5 | x 2 | | 1 | 1 | 0 | 1 | 62.5 - 175 | x 4 | | 1 | 1 | 1 | 0 | 31.25 - 87.5 | x 4 | | 1 | 1 | 1 | 1 | 31.25 - 87.5 | x 8 | <sup>\*</sup>NOTE: VCO frequency range for all configurations above is 250MHz to 700MHz. TABLE 3B. PLL BYPASS FUNCTION TABLE | | Inp | Outputs PLL_SEL = 0 PLL Bypass Mode | | | |------|------|-------------------------------------|------|----------------| | SEL3 | SEL2 | SEL1 | SEL0 | Q0:Q4, nQ0:nQ4 | | 0 | 0 | 0 | 0 | ÷ 4 | | 0 | 0 | 0 | 1 | ÷ 4 | | 0 | 0 | 1 | 0 | ÷ 4 | | 0 | 0 | 1 | 1 | ÷ 8 | | 0 | 1 | 0 | 0 | ÷ 8 | | 0 | 1 | 0 | 1 | ÷ 8 | | 0 | 1 | 1 | 0 | ÷ 16 | | 0 | 1 | 1 | 1 | ÷ 16 | | 1 | 0 | 0 | 0 | ÷ 32 | | 1 | 0 | 0 | 1 | ÷ 64 | | 1 | 0 | 1 | 0 | ÷ 2 | | 1 | 0 | 1 | 1 | ÷ 2 | | 1 | 1 | 0 | 0 | ÷ 4 | | 1 | 1 | 0 | 1 | ÷ 1 | | 1 | 1 | 1 | 0 | ÷ 2 | | 1 | 1 | 1 | 1 | ÷ 1 | ## 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_1$ -0.5V to $V_{DD}$ + 0.5V Outputs, I Continuous Current 10mA Surge Current 15mA Package Thermal Impedance, θ<sub>JA</sub> 47.9°C/W (0 Ifpm) Storage Temperature, $T_{STG}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDA</sub> | Analog Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDO</sub> | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> | Power Supply Current | | | | 128 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | | 18 | mA | | I <sub>DDO</sub> | Output Supply Current | | | | 62 | mA | Table 4B. LVCMOS/LVTTL DC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|----------------------------------------|--------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | | | 2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | | | -0.3 | | 0.8 | V | | I <sub>IH</sub> | Input High Current | CLK_SEL, MR, SEL0,<br>SEL1, SEL2, SEL3 | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μA | | IH | | PLL_SEL | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μΑ | | I | Input Low Current | CLK_SEL, MR, SEL0,<br>SEL1, SEL2, SEL3 | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5 | | | μA | | ' <sub>IL</sub> | | PLL_SEL | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | Table 4C. Differential DC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-------------------|------------------------|--------------------------------|-----------|---------|------------------------|-------| | | Input | CLK0, CLK1, FB_IN | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | 'н | High Current | nCLK0, nCLK1, nFB_IN | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μA | | | Input | CLK0, CLK1, FB_IN | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5 | | | μΑ | | I <sub>IL</sub> | Low Current | nCLK0, nCLK1, nFB_IN | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Inpu | ut Voltage | | 0.15 | | 1.3 | ٧ | | V <sub>CMR</sub> | Common Mode In | put Voltage; NOTE 1, 2 | | GND + 0.5 | | V <sub>DD</sub> - 0.85 | V | NOTE 1: Common mode voltage is defined as V<sub>IH</sub>. NOTE 2: For single ended applications, the maximum input voltage for CLK0, nCLK0 and CLK1, nCLK1 is $V_{DD}$ + 0.3V. ## 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR Table 4D. LVDS DC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>od</sub> | Differential Output Voltage | | 320 | 440 | 550 | mV | | $\Delta V_{OD}$ | V <sub>DD</sub> Magnitude Change | | | 0 | 50 | mV | | V <sub>os</sub> | Offset Voltage | | 1.05 | 1.2 | 1.35 | V | | $\Delta V_{os}$ | V <sub>os</sub> Magnitude Change | | | | 25 | mV | ### Table 5. Input Frequency Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-----------------|--------------|-----------------|---------|---------|---------|-------| | f | Input Fraguency | CLK0, nCLK0, | PLL_SEL = 1 | 31.25 | | 700 | MHz | | I <sub>IN</sub> | Input Frequency | CLK1, nCLK1 | PLL_SEL = 0 | | | 700 | MHz | #### Table 6. AC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------------------|----------------------------------|----------------------------------------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 700 | MHz | | t <sub>PD</sub> | Propagation Delay; NOTE 1 | $\begin{array}{c} PLL\_SEL = 0V, \\ f \leq 700MHz \end{array}$ | 2.9 | 3.4 | 3.9 | ns | | tsk(Ø) | Static Phase Offset; NOTE 2, 5 | PLL_SEL = 3.3V | -100 | 25 | 150 | ps | | tsk(o) | Output Skew; NOTE 3, 5 | | | | 40 | ps | | tjit(cc) | Cycle-to-Cycle Jitter; NOTE 5, 6 | | | | 30 | ps | | <i>t</i> jit(θ) | Phase Jitter; NOTE 4, 5, 6 | | | | ±52 | ps | | odc | Output Duty Cycle | | 45 | 50 | 55 | % | | t <sub>L</sub> | PLL Lock Time | | | | 1 | ms | | t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time; NOTE 7 | | 200 | | 700 | ps | NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as the time difference between the input reference clock and the averaged feedback input signal across all conditions, when the PLL is locked and the input reference frequency is stable. NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points. NOTE 4: Phase jitter is dependent on the input source used. NOTE 5: This parameter is defined in accordance with JEDEC Standard 65. NOTE 6: Characterized at VCO frequency of 622MHz. NOTE 7: Measured from the 20% to 80% points. Guaranteed by characterization. Not production tested. ### PARAMETER MEASUREMENT INFORMATION #### 3.3V OUTPUT LOAD AC TEST CIRCUIT $$t$$ jit( $\emptyset$ ) = $\left| t(\emptyset) - t(\emptyset) \text{ mean} \right|$ = Phase Jitter $t(\emptyset)$ mean = Static Phase Offset (where $t(\emptyset)$ is any random sample, and $t(\emptyset)$ mean is the average of the sampled cycles measured on controlled edges) #### DIFFERENTIAL INPUT LEVEL #### PHASE JITTER AND STATIC PHASE OFFSET tjit(cc) = tcycle n –tcycle n+1 1000 Cycles #### **OUTPUT SKEW** #### CYLE-TO-CYCLE JITTER #### **OUTPUT RISE/FALL TIME** ## 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR #### PROPAGATION DELAY #### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD #### OFFSET VOLTAGE #### DIFFERENTIAL OUTPUT VOLTAGE ### **APPLICATION INFORMATION** #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_REF \simeq V_{DD}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{DD}\!=\!3.3V,V_REF$ should be 1.25V and R2/R1 = 0.609. #### LVDS DRIVER TERMINATION A general LVDS interface is shown in Figure 2. In a 100 $\Omega$ differential transmission line environment, LVDS drivers require a matched load termination of 100 $\Omega$ across near the receiver in- put. For a multiple LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the un-used outputs. FIGURE 2. TYPICAL LVDS DRIVER TERMINATION #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS8745BI provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\text{DD}}, V_{\text{DDA}},$ and $V_{\text{DDO}}$ should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 3 illustrates how a $10\Omega$ resistor along with a $10\mu\text{F}$ and a $.01\mu\text{F}$ bypass capacitor should be connected to each $V_{\text{DDA}}$ pin. FIGURE 3. POWER SUPPLY FILTERING #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. Figures 4A to 4D show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 4A*, the input termination applies for ICS HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 4A. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY ICS HIPERCLOCKS LVHSTL DRIVER FIGURE 4B. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 4C. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 4D. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVDS DRIVER #### LAYOUT GUIDELINE The schematic of the ICS8745BI layout example is shown in *Figure 5A*. The ICS8745BI recommended PCB board layout for this example is shown in *Figure 5B*. This layout example is used as a general guideline. The layout in the actual sys- tem will depend on the selected component types, the density of the components, the density of the traces, and the stack up of the P.C. board. FIGURE 5A. ICS8745BI LVDS ZERO DELAY BUFFER SCHEMATIC EXAMPLE ## 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR The following component footprints are used in this layout example: All the resistors and capacitors are size 0603. #### POWER AND GROUNDING Place the decoupling capacitors C1, C6, C2, C4, and C5, as close as possible to the power pins. If space allows, placement of the decoupling capacitor on the component side is preferred. This can reduce unwanted inductance between the decoupling capacitor and the power pin caused by the via. Maximize the power and ground pad sizes and number of vias capacitors. This can reduce the inductance between the power and ground planes and the component power and ground pins. The RC filter consisting of R7, C11, and C16 should be placed as close to the $V_{\tiny DDA}$ pin as possible. #### **CLOCK TRACES AND TERMINATION** Poor signal integrity can degrade the system performance or cause system failure. In synchronous high-speed digital systems, the clock signal is less tolerant to poor signal integrity than other signals. Any ringing on the rising or falling edge or excessive ring back can cause system failure. The shape of the trace and the trace delay might be restricted by the available space on the board and the component location. While routing the traces, the clock signal traces should be routed first and should be locked prior to routing other signal traces. - The differential $50\Omega$ output traces should have same length. - Avoid sharp angles on the clock trace. Sharp angle turns cause the characteristic impedance to change on the transmission lines. - Keep the clock traces on the same layer. Whenever possible, avoid placing vias on the clock traces. Placement of vias on the traces can affect the trace characteristic impedance and hence degrade signal integrity. - To prevent cross talk, avoid routing other signal traces in parallel with the clock traces. If running parallel traces is unavoidable, allow a separation of at least three trace widths between the differential clock trace and the other signal trace. - Make sure no other signal traces are routed between the clock trace pair. - The matching termination resistors should be located as close to the receiver input pins as possible. FIGURE 5B. PCB BOARD LAYOUT FOR ICS8745BI 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR ## **RELIABILITY INFORMATION** Table 7. $\boldsymbol{\theta}_{\text{JA}} \text{vs. Air Flow Table for 32 Lead LQFP}$ ### $\theta_{JA}$ by Velocity (Linear Feet per Minute) | | 0 | 200 | 500 | |----------------------------------------------|----------|----------|----------| | Single-Layer PCB, JEDEC Standard Test Boards | 67.8°C/W | 55.9°C/W | 50.1°C/W | | Multi-Layer PCB, JEDEC Standard Test Boards | 47.9°C/W | 42.1°C/W | 39.4°C/W | NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### TRANSISTOR COUNT The transistor count for ICS8745BI is: 2772 TABLE 8. PACKAGE DIMENSIONS | | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS | | | | | |---------|-----------------------------------------------|------------|---------|--|--| | 0.44501 | | BBA | | | | | SYMBOL | MINIMUM | NOMINAL | MAXIMUM | | | | N | | 32 | | | | | Α | | | 1.60 | | | | A1 | 0.05 | | 0.15 | | | | A2 | 1.35 | 1.40 | 1.45 | | | | b | 0.30 | 0.37 | 0.45 | | | | С | 0.09 | | 0.20 | | | | D | | 9.00 BASIC | | | | | D1 | | 7.00 BASIC | | | | | D2 | | 5.60 Ref. | | | | | E | | 9.00 BASIC | | | | | E1 | | 7.00 BASIC | | | | | E2 | | 5.60 Ref. | | | | | е | | 0.80 BASIC | | | | | L | 0.45 | 0.60 | 0.75 | | | | θ | 0° | | 7° | | | | ccc | | | 0.10 | | | Reference Document: JEDEC Publication 95, MS-026 ## 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR #### TABLE 9. ORDERING INFORMATION | Part/Order Number | Marking | Package | Count | Temperature | |-------------------|------------|-------------------------------|--------------|---------------| | ICS8745BYI | ICS8745BYI | 32 Lead LQFP | 250 per tray | -40°C to 85°C | | ICS8745BYIT | ICS8745BYI | 32 Lead LQFP on Tape and Reel | 1000 | -40°C to 85°C | The aforementioned trademark, HiPerClockS™ is a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. ## 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR | REVISION HISTORY SHEET | | | | | | |------------------------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------|---------|--| | Rev | Table | Page | Description of Change | Date | | | В | T4D | 5 | LVDS DC Characteristics Table - modified V <sub>os</sub> 0.90V min. to 1.05V min, 1.15V typical to 1.2V typical, and 1.4V max. to 1.35V max. | 3/17/04 | | | | | | | | | | | | | | | | | | | | | | |