#### GENERAL DESCRIPTION The ICS8735-31 is a highly versatile 1:5 Differential-to-3.3V LVPECL Clock Generator and a member of the HiPerClockS™ family of High Performance Clock Solutions from ICS. The ICS8735-31 has a fully integrated PLL and can be configured as zero delay buffer, multiplier or divider, and has an output frequency range of 15.625MHz to 350MHz. The reference divider, feedback divider and output divider are each programmable, thereby allowing for the following output-to-input frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8. The external feedback allows the device to achieve "zero delay" between the input clock and the output clocks. The PLL\_SEL pin can be used to bypass the PLL for system test and debug purposes. In bypass mode, the reference clock is routed around the PLL and into the internal output dividers. #### **F**EATURES - 5 differential 3.3V LVPECL outputs - · Selectable differential clock inputs - CLKx, nCLKx pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL - Output frequency range: 15.625MHz to 350MHz - Input frequency range: 15.625MHz to 350MHz - VCO range: 250MHz to 700MHz - Programmable dividers allow for the following output-to-input frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8 - External feedback for "zero delay" clock regeneration with configurable frequencies - Cycle-to-cycle jitter: 60ps (maximum) - Output skew: 35ps (maximum) - Static phase offset: 55ps ± 125ps - 3.3V supply voltage - 0°C to 70°C ambient operating temperature - · Lead-Free package fully RoHS compliant ### **BLOCK DIAGRAM** ### PLL\_SEL Ω1 ÷2. ÷4. ÷8. ÷16. ÷32, ÷64, ÷128 CLK<sub>0</sub> nCLK0 CLK<sub>1</sub> nCLK1 **PLL** Ω4 CLK\_SEL-8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8 FB IN nFB\_IN SEL0 #### PIN ASSIGNMENT **32-Lead LQFP**7mm x 7mm x 1.4mm package body **Y Package**Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | Ty | /ре | Description | |-------------------|------------------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SEL0 | Input | Pulldown | Determines output divider values in Table 3. LVCMOS interface levels. | | 2 | SEL1 | Input | Pulldown | Determines output divider values in Table 3. LVCMOS interface levels. | | 3 | CLK0 | Input | Pulldown | Non-inverting differential clock input. | | 4 | nCLK0 | Input | Pullup | Inverting differential clock input. | | 5 | CLK1 | Input | Pulldown | Non-inverting differential clock input. | | 6 | nCLK1 | Input | Pullup | Inverting differential clock input. | | 7 | CLK_SEL | Input | Pulldown | Clock select input. When HIGH, selects CLK1, nCLK1. When LOW, selects CLK0, nCLK0. LVCMOS interface levels. | | 8 | MR | Input | Pulldown | Active High Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs (Qx) to go low and the inverted outputs (nQx) to go high. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS interface levels | | 9, 32 | V <sub>cc</sub> | Power | | Core supply pins. | | 10 | nFB_IN | Input | Pullup | Feedback input to phase detector for regenerating clocks with "zero delay". | | 11 | FB_IN | Input | Pulldown | Feedback input to phase detector for regenerating clocks with "zero delay". | | 12 | SEL2 | Input | Pulldown | Determines output divider values in Table 3. LVCMOS interface levels. | | 13, 28 | $V_{\sf EE}$ | Power | | Negative supply pins. | | 14, 15 | nQ0, Q0 | Output | | Differential output pair. LVPECL interface levels. | | 16, 17,<br>24, 25 | V <sub>cco</sub> | Power | | Output supply pins. | | 18, 19 | nQ1, Q1 | Output | | Differential output pair. LVPECL interface levels. | | 20, 21 | nQ2, Q2 | Output | | Differential output pair. LVPECL interface levels. | | 22, 23 | nQ3, Q3 | Output | | Differential output pair. LVPECL interface levels. | | 26, 27 | nQ4, Q4 | Output | | Differential output pair. LVPECL interface levels. | | 29 | SEL3 | Input | Pulldown | Determines output divider values in Table 3. LVCMOS interface levels. | | 30 | V <sub>CCA</sub> | Power | | Analog supply pin. | | 31 | PLL_SEL | Input | Pullup | Selects between the PLL and reference clock as the input to the dividers. When LOW, selects reference clock. When HIGH, selects PLL. LVCMOS interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | ΚΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | ΚΩ | #### TABLE 3A. CONTROL INPUT FUNCTION TABLE | | | Outputs<br>PLL_SEL = 1<br>PLL Enable Mode | | | | |------|------|-------------------------------------------|------|---------------------------------|----------------| | SEL3 | SEL2 | SEL1 | SEL0 | Reference Frequency Range (MHz) | Q0:Q4, nQ0:nQ4 | | 0 | 0 | 0 | 0 | 125 - 350 | ÷ 1 | | 0 | 0 | 0 | 1 | 62.5 - 175 | ÷ 1 | | 0 | 0 | 1 | 0 | 31.25 - 87.5 | ÷ 1 | | 0 | 0 | 1 | 1 | 15.625 - 43.75 | ÷ 1 | | 0 | 1 | 0 | 0 | 125 - 350 | ÷ 2 | | 0 | 1 | 0 | 1 | 62.5 - 175 | ÷ 2 | | 0 | 1 | 1 | 0 | 31.25 - 87.5 | ÷ 2 | | 0 | 1 | 1 | 1 | 125 - 350 | ÷ 4 | | 1 | 0 | 0 | 0 | 62.5 - 175 | ÷ 4 | | 1 | 0 | 0 | 1 | 125 - 350 | ÷ 8 | | 1 | 0 | 1 | 0 | 62.5 - 175 | x 2 | | 1 | 0 | 1 | 1 | 31.25 - 87.5 | x 2 | | 1 | 1 | 0 | 0 | 15.625 - 43.75 | x 2 | | 1 | 1 | 0 | 1 | 31.25 - 87.5 | x 4 | | 1 | 1 | 1 | 0 | 15.625 - 43.75 | x 4 | | 1 | 1 | 1 | 1 | 15.625 - 43.75 | x 8 | TABLE 3B. PLL BYPASS FUNCTION TABLE | | Inp | Outputs PLL_SEL = 0 PLL Bypass Mode | | | |------|------|-------------------------------------|------|----------------| | SEL3 | SEL2 | SEL1 | SEL0 | Q0:Q4, nQ0:nQ4 | | 0 | 0 | 0 | 0 | ÷ 8 | | 0 | 0 | 0 | 1 | ÷ 8 | | 0 | 0 | 1 | 0 | ÷ 8 | | 0 | 0 | 1 | 1 | ÷ 16 | | 0 | 1 | 0 | 0 | ÷ 16 | | 0 | 1 | 0 | 1 | ÷ 16 | | 0 | 1 | 1 | 0 | ÷ 32 | | 0 | 1 | 1 | 1 | ÷ 32 | | 1 | 0 | 0 | 0 | ÷ 64 | | 1 | 0 | 0 | 1 | ÷ 128 | | 1 | 0 | 1 | 0 | ÷ 4 | | 1 | 0 | 1 | 1 | ÷ 4 | | 1 | 1 | 0 | 0 | ÷ 8 | | 1 | 1 | 0 | 1 | ÷ 2 | | 1 | 1 | 1 | 0 | ÷ 4 | | 1 | 1 | 1 | 1 | ÷ 2 | # ICS8735-31 # 1:5 DIFFERENTIAL-TO-3.3V LVPECL ZERO DELAY CLOCK GENERATOR #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, $V_{CC}$ 4.6V Inputs, $V_{i}$ -0.5V to $V_{CC}$ + 0.5V Outputs, I<sub>o</sub> Continuous Current 50mA Surge Current 100mA Package Thermal Impedance, $\theta_{JA}$ 47.9°C/W (0 Ifpm) Storage Temperature, $T_{STG}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , $T_A = 0$ °C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>cc</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>CCA</sub> | Analog Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>cco</sub> | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>EE</sub> | Power Supply Current | | | | 150 | mA | | I <sub>CCA</sub> | Analog Supply Current | | | | 15 | mA | Table 4B. LVCMOS/LVTTL DC Characteristics, $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|----------------------------------------|----------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | | | 2 | | V <sub>cc</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | | | -0.3 | | 0.8 | V | | I <sub>IH</sub> | Input High Current | CLK_SEL, MR, SEL0,<br>SEL1, SEL2, SEL3 | $V_{IN} = V_{CC} = 3.465V$ | | | 150 | μA | | " | | PLL_SEL | $V_{IN} = V_{CC} = 3.465V$ | | | 5 | μΑ | | | Innut Low Current | CLK_SEL, MR, SEL0,<br>SEL1, SEL2, SEL3 | $V_{IN} = 0V,$ $V_{CC} = 3.465V$ | -5 | | | μΑ | | I IIL | Input Low Current | PLL_SEL | $V_{IN} = 0V,$ $V_{CC} = 3.465V$ | -150 | | | μΑ | $\textbf{Table 4C. Differential DC Characteristics,} \ \ V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%, \ T_A = 0^{\circ}C \ \text{to} \ 70^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------------|------------------------|--------------------------------|-----------------------|---------|------------------------|-------| | | Input | CLK0, CLK1, FB_IN | $V_{IN} = V_{CC} = 3.465V$ | | | 150 | μΑ | | ¹ <sub>IH</sub> | High Current | nCLK0, nCLK1, nFB_IN | $V_{IN} = V_{CC} = 3.465V$ | | | 5 | μΑ | | | Input | CLK0, CLK1, FB_IN | $V_{IN} = 0V, V_{CC} = 3.465V$ | -5 | | | μΑ | | I <sub>IL</sub> | Low Current | nCLK0, nCLK1, nFB_IN | $V_{IN} = 0V, V_{CC} = 3.465V$ | -150 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Inp | out Voltage; NOTE 1, 2 | | V <sub>EE</sub> + 0.5 | | V <sub>cc</sub> - 0.85 | V | NOTE 1: For single ended applications, the maximum input voltage for CLKx, nCLKx is $V_{cc}$ + 0.3V. NOTE 2: Common mode voltage is defined as $V_{H}$ . ## ICS8735-31 # 1:5 DIFFERENTIAL-TO-3.3V LVPECL ZERO DELAY CLOCK GENERATOR Table 4D. LVPECL DC Characteristics, $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | V <sub>cco</sub> - 1.4 | | V <sub>cco</sub> - 0.9 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | V <sub>cco</sub> - 2.0 | | V <sub>cco</sub> - 1.7 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.0 | V | NOTE 1: Outputs terminated with 50 $\!\Omega$ to ${\rm V_{cco}}$ - 2V. #### Table 5. Input Frequency Characteristics, $V_{cc} = V_{cca} = V_{cco} = 3.3V \pm 5\%$ , $T_A = 0$ °C to 70°C | Symbol | I Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |--------|-----------------|--------------|-----------------|---------|---------|---------|-------| | f | Input Frequency | CLK0, nCLK0, | PLL_SEL = 1 | 15.625 | | 350 | MHz | | In | input Frequency | CLK1, nCLK1 | PLL_SEL = 0 | | | 700 | MHz | #### Table 6. AC Characteristics, $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------------------|--------------------------------|-------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 350 | MHz | | t <sub>PD</sub> | Propagation Delay; NOTE 1 | PLL_SEL = 0, f ≤ 350MHz | 3.8 | | 5.1 | ns | | t(Ø) | Static Phase Offset; NOTE 2, 4 | PLL_SEL = 1 | -70 | 55 | +180 | ps | | tsk(o) | Output Skew; NOTE 3, 4 | | | | 35 | ps | | tjit(cc) | Cycle-to-Cycle Jitter; NOTE 4 | | | | 60 | ps | | t <sub>L</sub> | PLL Lock Time | | | | 1 | ms | | t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 200 | | 750 | ps | | odc | Output Duty Cycle | | 47 | | 53 | % | NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as the time difference between the input reference clock and the averaged feedback input signal, when the PLL is locked and the input reference frequency is stable. NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points. NOTE 4: This parameter is defined in accordance with JEDEC Standard 65. ### PARAMETER MEASUREMENT INFORMATION #### 3.3V OUTPUT LOAD AC TEST CIRCUIT #### **OUTPUT SKEW** #### PROPAGATION DELAY #### **OUTPUT RISE/FALL TIME** #### DIFFERENTIAL INPUT LEVEL tjit(cc) = tcycle n -tcycle n+1 1000 Cycles #### CYCLE-TO-CYCLE JITTER $t(\emptyset)$ mean = Static Phase Offset (where $t(\mathcal{O})$ is any random sample, and $t(\mathcal{O})$ mean is the average of the sampled cycles measured on controlled edges) #### STATIC PHASE OFFSET #### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD ### **APPLICATION INFORMATION** #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_REF = V_{cc}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{\rm CC}=3.3$ V, V\_REF should be 1.25V and R2/R1 = 0.609. #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS8735-31 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\rm CC}, V_{\rm CCA},$ and $V_{\rm CCO}$ should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 2 illustrates how a $10\Omega$ resistor along with a $10\mu F$ and a $.01\mu F$ bypass capacitor should be connected to each $V_{\rm CCA}$ pin. FIGURE 2. POWER SUPPLY FILTERING #### TERMINATION FOR LVPECL OUTPUTS The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 3A and 3B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 3A. LVPECL OUTPUT TERMINATION FIGURE 3B. LVPECL OUTPUT TERMINATION #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. Figures 4A to 4D show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 4A*, the input termination applies for ICS HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 4A. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY ICS HIPERCLOCKS LVHSTL DRIVER FIGURE 4B. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 4C. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 4D. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVDS DRIVER # ZERO DELAY CLOCK GENERATOR #### LAYOUT GUIDELINE The schematic of the ICS8735-31 layout example is shown in *Figure 5A*. The ICS8735-31 recommended PCB board layout for this example is shown in *Figure 5B*. This layout example is used as a general guideline. The layout in the actual system will depend on the selected component types, the density of the components, the density of the traces, and the stacking of the P.C. board. FIGURE 5A. ICS8735-31 LVPECL ZERO DELAY BUFFER SCHEMATIC EXAMPLE # ICS8735-31 # 1:5 DIFFERENTIAL-TO-3.3V LVPECL ZERO DELAY CLOCK GENERATOR The following component footprints are used in this layout example: All the resistors and capacitors are size 0603. #### POWER AND GROUNDING Place the decoupling capacitors C1, C6, C2, C4, C5, and C7, as close as possible to the power pins. If space allows, placement of the decoupling capacitor on the component side is preferred. This can reduce unwanted inductance between the decoupling capacitor and the power pin caused by the via. Maximize the power and ground pad sizes and number of vias capacitors. This can reduce the inductance between the power and ground planes and the component power and ground pins. The RC filter consisting of R7, C11, and C16 should be placed as close to the $V_{\tiny \text{CCA}}$ pin as possible. #### **CLOCK TRACES AND TERMINATION** Poor signal integrity can degrade the system performance or cause system failure. In synchronous high-speed digital systems, the clock signal is less tolerant to poor signal integrity than other signals. Any ringing on the rising or falling edge or excessive ring back can cause system failure. The shape of the trace and the trace delay might be restricted by the available space on the board and the component location. While routing the traces, the clock signal traces should be routed first and should be locked prior to routing other signal traces. - The differential $50\Omega$ output traces should have same length. - Avoid sharp angles on the clock trace. Sharp angle turns cause the characteristic impedance to change on the transmission lines. - Keep the clock traces on the same layer. Whenever possible, avoid placing vias on the clock traces. Placement of vias on the traces can affect the trace characteristic impedance and hence degrade signal integrity. - To prevent cross talk, avoid routing other signal traces in parallel with the clock traces. If running parallel traces is unavoidable, allow a spearation of at least three trace widths between the differential clock trace and the other signal trace. - Make sure no other signal traces are routed between the clock trace pair. - The matching termination resistors should be located as close to the receiver input pins as possible. FIGURE 5B. PCB BOARD LAYOUT FOR ICS8735-31 #### **POWER CONSIDERATIONS** This section provides information on power dissipation and junction temperature for the ICS8735-31. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS8735-31 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 150mA = 519.75mW - Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair If all outputs are loaded, the total power is 5 \* 30mW = 150mW Total Power MAX (3.465V, with all outputs switching) = 519.75mW + 150mW = 669.75mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$ devices is 125 $^{\circ}$ C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = junction-to-ambient thermal resistance Pd\_total = Total device power dissipation (example calculation is in section 1 above) $T_{\Delta}$ = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{\rm JA}$ must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 42.1°C/W per Table 7 below. Therefore, Tj for an ambient temperature of $70^{\circ}$ C with all outputs switching is: $70^{\circ}$ C + 0.670W \* $42.1^{\circ}$ C/W = $98.2^{\circ}$ C. This is well below the limit of $125^{\circ}$ C. This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 7. Thermal Resistance $\theta_{JA}$ for 32-pin LQFP, Forced Convection # 0 200 500 Single-Layer PCB, JEDEC Standard Test Boards 67.8°C/W 55.9°C/W 50.1°C/W Multi-Layer PCB, JEDEC Standard Test Boards 47.9°C/W 42.1°C/W 39.4°C/W θ<sub>1Δ</sub> by Velocity (Linear Feet per Minute) NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in Figure 6. To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{CCO}$ - 2V. • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} - 0.9V$$ $$(V_{CCO\_MAX} - V_{OH\_MAX}) = 0.9V$$ • For logic low, $$V_{OUT} = V_{OL\_MAX} = V_{CCO\_MAX} - 1.7V$$ $$(V_{CCO\_MAX} - V_{OL\_MAX}) = 1.7V$$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd\_H = [(V_{OH\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$$ $$Pd\_L = [(V_{OL\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW # RELIABILITY INFORMATION ### Table 8. $\theta_{\text{JA}} \text{vs. Air Flow Table for 32 Lead LQFP}$ ### $\theta_{JA}$ by Velocity (Linear Feet per Minute) | | 0 | 200 | 500 | |----------------------------------------------|----------|----------|----------| | Single-Layer PCB, JEDEC Standard Test Boards | 67.8°C/W | 55.9°C/W | 50.1°C/W | | Multi-Layer PCB, JEDEC Standard Test Boards | 47.9°C/W | 42.1°C/W | 39.4°C/W | NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### TRANSISTOR COUNT The transistor count for ICS8735-31 is: 2969 #### PACKAGE OUTLINE - Y SUFFIX FOR 32 LEAD LQFP TABLE 9. PACKAGE DIMENSIONS | | | ARIATION S IN MILLIMETERS | | | | | | |--------|------------------------|---------------------------|------|--|--|--|--| | OVMBOL | | ВВА | | | | | | | SYMBOL | MINIMUM NOMINAL MAXIMU | | | | | | | | N | | 32 | | | | | | | Α | | | 1.60 | | | | | | A1 | 0.05 | | 0.15 | | | | | | A2 | 1.35 | 1.40 | 1.45 | | | | | | b | 0.30 | 0.37 | 0.45 | | | | | | С | 0.09 | | 0.20 | | | | | | D | | 9.00 BASIC | | | | | | | D1 | | 7.00 BASIC | | | | | | | D2 | | 5.60 Ref. | | | | | | | E | | 9.00 BASIC | | | | | | | E1 | | 7.00 BASIC | | | | | | | E2 | | 5.60 Ref. | | | | | | | е | | 0.80 BASIC | | | | | | | L | 0.45 | 0.60 | 0.75 | | | | | | θ | 0° | | 7° | | | | | | ccc | | | 0.10 | | | | | Reference Document: JEDEC Publication 95, MS-026 #### TABLE 10. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|--------------|--------------------------|--------------------|-------------| | ICS8735AY-31 | ICS8735AY-31 | 32 Lead LQFP | tray | 0°C to 70°C | | ICS8735AY-31T | ICS8735AY-31 | 32 Lead LQFP | 1000 tape & reel | 0°C to 70°C | | ICS8735AY-31LF | TBD | 32 Lead "Lead-Free" LQFP | tray | 0°C to 70°C | | ICS8735AY-31LFT | TBD | 32 Lead "Lead-Free" LQFP | 1000 tape & reel | 0°C to 70°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. The aforementioned trademark, HiPerClockS™ is a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries.