# 2.5V / 3.3V Any Level Positive Input to -2.5V / -3.3V / -5V NECL Output Translator The NB100LVEP91 is a triple any level positive input to NECL output translator. The device accepts LVPECL, LVTTL, LVCMOS, HSTL, CML or LVDS signals, and translates them to differential NECL output signals (-2.5 V / -3.3 V / -5 V). To accomplish the level translation the LVEP91 requires three power rails. The $V_{CC}$ supply should be connected to the positive supply, and the $V_{EE}$ pin should be connected to the negative power supply. The GND pins are connected to the system ground plane. Both $V_{EE}$ and $V_{CC}$ should be bypassed to ground via 0.01 $\mu F$ capacitors. Under open input conditions, the $\overline{D}$ input will be biased at $V_{CC}/2$ and the D input will be pulled to GND. These conditions will force the Q outputs to a low, ensuring stability. The $V_{BB}$ pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to $V_{BB}$ as a switching reference voltage. $V_{BB}$ may also rebias AC coupled inputs. When used, decouple $V_{BB}$ and $V_{CC}$ via a 0.01 $\mu F$ capacitor and limit current sourcing or sinking to 0.5 mA. When not used, $V_{BB}$ should be left open. - Typical Maximum Frequency > 2.0 GHz - 430 ps Typical Propagation Delay - Operating Range: V<sub>CC</sub> = 2.375 V to 3.8 V; V<sub>EE</sub> = -2.375 V to -5.5 V; GND = 0 V - Q Output will Default LOW with Inputs Open or at GND http://onsemi.com SO-20 DW SUFFIX CASE 751D $\begin{array}{ll} \mathsf{A} &= \mathsf{Assembly\ Location} \\ \mathsf{WL},\, \mathsf{L} &= \mathsf{Wafer\ Lot} \\ \mathsf{YY},\, \mathsf{Y} &= \mathsf{Year} \end{array}$ WW, W = Work Week #### ORDERING INFORMATION | Device | Package | Shipping | |-----------------|---------|------------------| | NB100LVEP91DW | SO-20 | 38 Units/Rail | | NB100LVEP91DWR2 | SO-20 | 1000/Tape & Reel | | NB100LVEP91MN | QFN-24 | 93 Units/Rail | | NB100LVEP91MNR2 | QFN-24 | 3000/Tape & Reel | <sup>\*</sup>For additional information, see Application Note AND8002/D Figure 1. Logic Diagram Warning: All $V_{CC}$ , $V_{EE}$ , and GND pins must be externally connected to Power Supply to guarantee proper operation. # **PIN DESCRIPTION** | PIN | FUNCTION | |-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | Dn*, Dn** Qn, Qn VBB VCC VEE GND NC | Any Level Inputs ECL Outputs PECL Reference Voltage Output Positive Supply (2.5 V, 3.3 V) Negative Supply (-2.5 V, -3.3 V, -5 V) Ground No Connect | <sup>\*</sup>Pins will default differentially LOW when left open. <sup>\*\*</sup>Pins will default to V<sub>CC</sub>/2 when left open. Warning: All V<sub>CC</sub>, V<sub>EE</sub>, and GND pins must be externally connected to Power Supply to guarantee proper operation. The thermally conductive exposed pad on package bottom (see case drawing) must be attached to a heat-sinking conduit. Figure 2. SOIC-20 Lead Pinout (Top View) Figure 3. QFN-24 Lead Pinout (Top View) #### **ATTRIBUTES** | Chara | Value | | | | | | | |--------------------------------------------------------|-----------------------------------------------------------|-----------------------------|--|--|--|--|--| | Internal Input Pulldown Resisto | 75 kΩ | | | | | | | | Internal Input Pullup Resistor | 75 kΩ | | | | | | | | ESD Protection | Human Body Model<br>Machine Model<br>Charged Device Model | > 2 kV<br>> 150 V<br>> 2 kV | | | | | | | Moisture Sensitivity, Indefinite | Fime Out of Drypack (Note 1) | Level 1 | | | | | | | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | | | | | | Transistor Count | | 446 Devices | | | | | | | Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test | | | | | | | | <sup>1.</sup> For additional information, see Application Note AND8003/D. #### MAXIMUM RATINGS (Note 2) | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |-------------------|-----------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------|-------------|----------| | V <sub>CC</sub> | PECL Power Supply | GND = 0 V | | 3.8 to 0 | V | | V <sub>EE</sub> | NECL Power Supply | GND = 0 V | | -5.5 to 0 | V | | VI | PECL Input Voltage | GND = 0 V | $V_{I} \leq V_{CC}$ | 3.8 to 0 | V | | V <sub>OP</sub> | Operating Voltage | GND = 0 V | V <sub>CC</sub> - V <sub>EE</sub> | 9.3 to 0 | V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA<br>mA | | I <sub>BB</sub> | PECL V <sub>BB</sub> Sink/Source | | | ± 0.5 | mA | | TA | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) JESD 51-3 (1S-Single Layer Test Board) | 0 IFPM<br>500 LFPM | 20 SOIC<br>20 SOIC | 90<br>60 | °C/W | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) JESD 51- 6 (2S2P Multilayer Test Board) with Filled Thermal Vias | 0 LFPM | 24 QFN | 47.3 | °C/W | | $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case) | std bd | 20 SOIC | 30 to 35 | °C/W | | T <sub>sol</sub> | Wave Solder | <2 to 3 sec @ 248°C | | 265 | °C | <sup>2.</sup> Maximum Ratings are those values beyond which device damage may occur. # LVPECL INPUT DC CHARACTERISTICS $V_{CC}$ = 2.5 V, $V_{EE}$ = -2.375 to -5.5 V, GND = 0 V (Note 3) | | | | -40 °C | | 25°C | | | | | | | | |-----------------|--------------------------------------------------------------|--------|-------------|-----|-----------------|-------------|-----|-----------------|-------------|-----|-----------------|------| | Symbol | Characteristic | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>CC</sub> | Power Supply Current | | 10 | 14 | 20 | 10 | 14 | 20 | 10 | 14 | 20 | mA | | V <sub>IH</sub> | Input HIGH Voltage | | 1335 | | V <sub>CC</sub> | 1335 | | V <sub>CC</sub> | 1275 | | V <sub>CC</sub> | mV | | V <sub>IL</sub> | Input LOW Voltage | | GND | | 875 | GND | | 875 | GND | | 875 | mV | | $V_{IHCMR}$ | Input HIGH Voltage Common Mode Range (Differential) (Note 4) | | 0 | | 2.5 | 0 | | 2.5 | 0 | | 2.5 | V | | I <sub>IH</sub> | Input HIGH Current | | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | D<br>D | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: Devices are designed to meet the DC specifications shown in the above table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained. # LVPECL INPUT DC CHARACTERISTICS $V_{CC} = 3.3 \text{ V}$ ; $V_{EE} = -2.375 \text{ V}$ to -5.5 V; GND = 0 V (Note 5) | | | -40 °C | | | 25°C | | | | | | | |--------------------|--------------------------------------------------------------|-------------|------|-----------------|-------------|------|-----------------|-------------|------|-----------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>CC</sub> | V <sub>CC</sub> Power Supply Current | 10 | 16 | 24 | 10 | 16 | 24 | 10 | 16 | 24 | mA | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | | | V <sub>CC</sub> | 2135 | | V <sub>CC</sub> | 2135 | | V <sub>CC</sub> | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | | | 1675 | GND | | 1675 | GND | | 1675 | mV | | $V_{BB}$ | Output Voltage Reference (Note 6) | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode Range (Differential) (Note 6) | | | 3.3 | 0 | | 3.3 | 0 | | 3.3 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current DD D | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: Devices are designed to meet the DC specifications shown in the above table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained. 5. Input parameters vary 1:1 with V<sub>CC</sub>. V<sub>CC</sub> can vary +0.5 / -0.925 V. 6. V<sub>IHCMR</sub> min varies 1:1 with GND. V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. <sup>3.</sup> Input parameters vary 1:1 with V<sub>CC</sub>. V<sub>CC</sub> can vary +1.3 V / -0.125 V. <sup>4.</sup> V<sub>IHCMR</sub> min varies 1:1 with GND. V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. # **NECL OUTPUT DC CHARACTERISTICS** $V_{CC}$ = 2.375 V to 3.8 V; $V_{EE}$ = -2.375 V to -5.5 V; GND = 0 V (Note 7) | | | -40 °C | | 25°C | | | | | | | | |-----------------|--------------------------------------|--------|-------|-------|--------|-------|-------|-------|-------|-------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | V <sub>EE</sub> Power Supply Current | 40 | 50 | 60 | 38 | 50 | 68 | 38 | 50 | 68 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 8) | -1 145 | -1020 | -895 | -1 145 | 1020 | -895 | -1030 | -1020 | -895 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 8) | -1945 | -1725 | -1600 | -1945 | -1725 | -1600 | -1945 | -1725 | -1600 | mV | NOTE: Devices are designed to meet the DC specifications shown in the above table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained. - 7. Output parameters vary 1:1 with GND. - 8. All loading with 50 $\Omega$ resistor to GND-2 volts. # AC CHARACTERISTICS $V_{CC}$ = 2.375 V to 3.8 V; $V_{EE}$ = -2.375 V to -5.5 V; GND = 0 V | | | | | -40 °C | | 25°C | | | | | | | |---------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------|------------|----------------|-----------------|------------|----------------|------------------|------------|----------------|------------------|------| | Symbol | Characteristic | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | V <sub>opp</sub> | Output Voltage Amplitude (Figure 4) | f <sub>in</sub> < 1.0 GHz<br>f <sub>in</sub> < 1.5 GHz | 575<br>525 | 800<br>750 | | 600<br>525 | 800<br>750 | | 550<br>400 | 800<br>750 | | mV | | t <sub>PLH</sub><br>t <sub>PHL0</sub> | Propagation Delay<br>D to Q | Differential<br>Single-Ended | 375<br>300 | 500<br>450 | 600<br>650 | 375<br>300 | 500<br>450 | 600<br>675 | 400<br>300 | 550<br>500 | 650<br>750 | ps | | t <sub>SKEW</sub> | Pulse Skew (Note 9)<br>Output-to-Output (Note 10)<br>Part-to-Part (Diff) (Note 10) | | | 15<br>25<br>50 | 75<br>95<br>125 | | 15<br>30<br>50 | 75<br>105<br>125 | | 15<br>30<br>70 | 80<br>105<br>150 | ps | | t <sub>JITTER</sub> | RMS Random Clock Jitter (Note 11)<br>Peak-to-Peak Data Dependant Jitter<br>(Note 12) | | | 0.5<br>20 | 2.0 | | 0.5<br>20 | 2.0 | | 0.5<br>20 | 2.0 | ps | | V <sub>PP</sub> | Input Voltage Swing (Note 13) | | 200 | 800 | 1200 | 200 | 800 | 1200 | 200 | 800 | 1200 | mV | | t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Times Q<br>(20% - 80%) | | 75 | 150 | 250 | 75 | 150 | 250 | 75 | 150 | 275 | ps | - 9. Pulse Skew = |t<sub>PLH</sub> t<sub>PHL</sub>| 10. Skews are valid across specified voltage range, part-to-part skew is for a given temperature. - 11. RMS Jitter with 50% Duty Cycle Input Clock Signal. 12. Peak-to-Peak Jitter with input NRZ PRBS 2<sup>31-1</sup> at 2.0 Gbps. - 13. Input voltage swing is a single-ended measurement operating in differential mode. The device has a DC gain of ≈ 50. Figure 4. #### **Application Information** All NB100LVEP91 inputs can accept LVPECL, LVTTL, LVCMOS, HSTL, CML, or LVDS signal levels. The limitations for differential input signal (LVDS, HSTL, LVPECL, or CML) are the minimum input swing of 150 mV and the maximum input swing of 3.0 V. Within these conditions, the input voltage can range from V<sub>CC</sub> to GND. Examples interfaces are illustrated below in a 50 $\Omega$ environment ( $Z = 50 \Omega$ ) LVPECL91 **LVDS** 100 $\Omega$ Driver **GND** GND $V_{EE}$ Figure 5. Standard LVPECL Interface Figure 6. Standard LVDS Interface Figure 7. Standard HSTL Interface Figure 8. Standard 50 $\Omega$ Load CML Interface Figure 9. Standard LVTTTL Interface Figure 10. Standard LVCMOS Interface $(\overline{D}$ will default to $V_{CC}/2$ when left open. A reference voltage of V<sub>CC</sub>/2 should be applied to D input, if $\overline{D}$ is interfaced to CMOS signals.) Figure 11. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020 - Termination of ECL Logic Devices.) # **Resource Reference of Application Notes** AN1404 - ECLinPS Circuit Performance at Non-Standard V<sub>IH</sub> Levels AN1405 - ECL Clock Distribution Techniques AN1503 - ECLinPS I/O SPICE Modeling Kit AN1504 - Metastability and the ECLinPS Family AN1560 - Low Voltage ECLinPS SPICE Modeling Kit AN1650 - Using Wire-OR Ties in ECLinPS Designs AN1672 - The ECL Translator Guide AND8002 - Marking and Date Codes **AND8020** - Termination of ECL Logic Devices #### PACKAGE DIMENSIONS ### **SO-20 DW SUFFIX** PLASTIC SOIC PACKAGE CASE 751D-05 ISSUE F # **QFN 24 MN SUFFIX** 24 PIN QFN, 4x4 CASE 485L-01 **ISSUE O** #### NOTES: - NOTES. 1. DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD - PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. - MAXIMUM MULTIPRO HOSSINO 1.13 PER SIDE. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | | | | | | | | |-----|-------------|-------|--|--|--|--|--|--|--| | DIM | MIN | MAX | | | | | | | | | Α | 2.35 | 2.65 | | | | | | | | | A1 | 0.10 | 0.25 | | | | | | | | | В | 0.35 | 0.49 | | | | | | | | | С | 0.23 | 0.32 | | | | | | | | | D | 12.65 | 12.95 | | | | | | | | | Е | 7.40 | 7.60 | | | | | | | | | е | 1.27 | BSC | | | | | | | | | Н | 10.05 | 10.55 | | | | | | | | | h | 0.25 | 0.75 | | | | | | | | | L | 0.50 | 0.90 | | | | | | | | | θ | 0 ° | 7 ° | | | | | | | | #### NOTES: - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30 MM FROM TERMINAL. 4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | | MILLIN | IETERS | | | | | | | |-----|----------|--------|--|--|--|--|--|--| | DIM | MIN | MAX | | | | | | | | Α | 0.80 | 1.00 | | | | | | | | A1 | 0.00 | 0.05 | | | | | | | | A2 | 0.60 | 0.80 | | | | | | | | A3 | 0.20 REF | | | | | | | | | b | 0.23 | 0.28 | | | | | | | | D | 4.00 | BSC | | | | | | | | D2 | 2.70 | 2.90 | | | | | | | | Е | 4.00 | BSC | | | | | | | | E2 | 2.70 | 2.90 | | | | | | | | е | 0.50 BSC | | | | | | | | | Ĺ | 0.35 | 0.45 | | | | | | | ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### **PUBLICATION ORDERING INFORMATION** Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303-675-2175 or 800-344-3860 Toll Free USA/Canada **Fax**: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: ONlit@hibbertco.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada JAPAN: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.