# 3.3V / 5V ECL Differential Phase-Frequency Detector The MC100EP40 is a three–state phase–frequency detector intended for phase–locked loop applications which require a minimum amount of phase and frequency difference at lock. Advanced design significantly reduces the dead zone of the detector. For proper operation, the input edge rate of the R and V inputs should be less than 5 ns. The device is designed to work with a 3.3~V/5~V power supply. When Reference (R) and Feedback (FB) inputs are unequal in frequency and/or phase the differential UP (U) and DOWN (D) outputs will provide pulse streams which when subtracted and integrated provide an error voltage for control of a VCO. When Reference (R) and Feedback (FB) inputs are 80 ps or less in phase difference, the Phase Lock Detect pin will indicate lock by a high state (V<sub>OH</sub>). The V<sub>TX</sub> (V<sub>TR</sub>, $\overline{V_{TR}}$ , V<sub>TFB</sub>, $\overline{V_{TFB}}$ ) pins offer an internal termination network for 50 $\Omega$ line impedance environment shown in Figure 2. An external sinking supply of V<sub>CC</sub>–2 V is required on V<sub>TX</sub> pin(s). If you short the two differential V<sub>TR</sub> and $\overline{V_{TR}}$ (or V<sub>TFB</sub> and $\overline{V_{TFB}}$ ) together, you provide a 100 $\Omega$ termination resistance that is compatible with LVDS signal receiver termination. For more information on termination of logic devices, see AND8020. The $V_{BB}$ pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to $V_{BB}$ as a switching reference voltage. $V_{BB}$ may also rebias AC coupled inputs. When used, decouple $V_{BB}$ and $V_{CC}$ via a 0.01 $\mu F$ capacitor and limit current sourcing or sinking to 0.5 mA. When not used, $V_{BB}$ should be left open. For more information on Phase Lock Loop operation, refer to AND8040. Special considerations are required for differential inputs under No Signal conditions to prevent instability. - Maximum Frequency > 2 GHz Typical - Fully Differential - Advanced High Band Output Swing of 400 mV - Theoretical Gain = 1.11 - T<sub>rise</sub> 97 ps Typical, F<sub>fall</sub> 70 ps Typical - The 100 Series Contains Temperature Compensation - PECL Mode Operating Range: V<sub>CC</sub> = 3.0 V to 5.5 V with V<sub>EE</sub> = 0 V - NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -3.0 V to -5.5 V - 50 $\Omega$ Internal Termination Resistor # ON Semiconductor® http://onsemi.com #### MARKING DIAGRAM TSSOP-20 DT SUFFIX CASE 948E A = Assembly Location = Wafer Lot ′ = Year W = Work Week \*For additional information, see Application Note AND8002/D #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|----------|-----------------------| | MC100EP40DT | TSSOP-20 | 75 Units/Rail | | MC100EP40DTR2 | TSSOP-20 | 2500 Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. Warning: All $V_{CC}$ and $V_{EE}$ pins must be externally connected to Power Supply to guarantee proper operation. Figure 1. 20-Lead Pinout (Top View) ## **PIN DESCRIPTION** | PIN | FUNCTION | |-------------------|---------------------------------------------| | U, Ū | ECL Up Differential Outputs | | $D, \overline{D}$ | ECL Down Differential Outputs | | FB, <del>FB</del> | ECL Feedback Differential Inputs | | R, $\overline{R}$ | ECL Reference Differential Inputs | | PLD | ECL Phase Lock Detect Function | | VTR | ECL Internal Termination for R | | VTR | ECL Internal Termination for $\overline{R}$ | | VTFB | ECL Internal Termination for FB | | VTFB | ECL Internal Termination for FB | | V <sub>BB</sub> | Reference Voltage Output | | V <sub>CC</sub> | Positive Supply | | V <sub>EE</sub> | Negative Supply | | NC | No Connect | Figure 2. Logic Diagram ## **ATTRIBUTES** | Characteris | Value | | | | | | | | |--------------------------------------------------------|-----------------------------------------------------------|-----------------------------|--|--|--|--|--|--| | Internal Input Pulldown Resistor | N/A | | | | | | | | | Internal Input Pullup Resistor | N/A | | | | | | | | | ESD Protection | Human Body Model<br>Machine Model<br>Charged Device Model | > 4 kV<br>> 400 V<br>> 2 kV | | | | | | | | Moisture Sensitivity, Indefinite Time C | Out of Drypack (Note 1) | Level 1 | | | | | | | | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | | | | | | | Transistor Count | | 699 Devices | | | | | | | | Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test | | | | | | | | | 1. For additional information, see Application Note AND8003/D. ## MAXIMUM RATINGS (Note 2) | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Units | |------------------|----------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------|-------------|----------| | V <sub>CC</sub> | PECL Mode Power Supply | V <sub>EE</sub> = 0 V | | 6 | V | | V <sub>EE</sub> | NECL Mode Power Supply | V <sub>CC</sub> = 0 V | | -6 | V | | VI | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{c} V_{I} \leq V_{CC} \\ V_{I} \geq V_{EE} \end{array}$ | 6<br>-6 | V<br>V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA<br>mA | | I <sub>BB</sub> | V <sub>BB</sub> Sink/Source | | | ± 0.5 | mA | | TA | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | θJA | Thermal Resistance (Junction-to-Ambient) | 0 LFPM<br>500 LFPM | 20 TSSOP<br>20 TSSOP | 140<br>100 | °C/W | | $\theta$ JC | Thermal Resistance (Junction-to-Case) | std bd | 20 TSSOP | 23 to 41 | °C/W | | T <sub>sol</sub> | Wave Solder | <2 to 3 sec @ 248°C | | 265 | °C | <sup>2.</sup> Maximum Ratings are those values beyond which device damage may occur. # 100EP DC CHARACTERISTICS, PECL $V_{CC} = 3.3 \text{ V}, V_{EE} = 0 \text{ V}$ (Note 3) | | | | -40°C | | 25°C | | | 85°C | | | | |--------------------|-----------------------------------------------------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 100 | 128 | 160 | 100 | 130 | 160 | 110 | 140 | 170 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 4) $U, \overline{U}, B, \overline{B}$ | 2225 | 2350 | 2475 | 2275 | 2400 | 2525 | 2300 | 2425 | 2550 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 4) PLD | 1775<br>1355 | 1900<br>1480 | 2025<br>1605 | 1800<br>1355 | 1925<br>1480 | 2050<br>1605 | 1825<br>1355 | 1950<br>1480 | 2075<br>1605 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 2075 | | 2420 | 2075 | | 2420 | 2075 | | 2420 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | 1355 | | 1675 | 1355 | | 1675 | 1355 | | 1675 | mV | | $V_{BB}$ | Output Voltage Reference | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode Range (Differential) (Note 5) | 2.0 | | 3.3 | 2.0 | | 3.3 | 2.0 | | 3.3 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | -150 | | | -150 | | | -150 | | | μΑ | <sup>NOTE: EP circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse airflow greater than 500 lfpm is maintained. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.3 V to -2.2 V. All loading with 50 Ω to V<sub>CC</sub>-2.0 volts. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.</sup> ## 100EP DC CHARACTERISTICS, PECL $V_{CC} = 5.0 \text{ V}$ , $V_{EE} = 0 \text{ V}$ (Note 6) | | | | -40°C | | 25°C | | | 85°C | | | | |--------------------|-----------------------------------------------------------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current (Note 7) | 100 | 128 | 160 | 100 | 130 | 160 | 110 | 140 | 170 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 8) | 3925 | 4050 | 4175 | 3975 | 4100 | 4225 | 4000 | 4125 | 4250 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 8) U, $\overline{U}$ , B, $\overline{B}$ PLD | 3475<br>3055 | 3600<br>3180 | 3725<br>3305 | 3500<br>3055 | 3625<br>3180 | 3750<br>3305 | 3525<br>3055 | 3650<br>3180 | 3775<br>3305 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 3775 | | 4120 | 3775 | | 4120 | 3775 | | 4120 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single–Ended) | 3055 | | 3375 | 3055 | | 3375 | 3055 | | 3375 | mV | | V <sub>BB</sub> | Output Voltage Reference | 3475 | 3575 | 3675 | 3475 | 3575 | 3675 | 3475 | 3575 | 3675 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode Range (Differential) (Note 9) | 2.0 | | 5.0 | 2.0 | | 5.0 | 2.0 | | 5.0 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | -150 | | | -150 | | | -150 | | | μΑ | NOTE: EP circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The 8. All loading with 50 $\Omega$ to $V_{CC}$ -2.0 volts. ## 100EP DC CHARACTERISTICS, NECL $V_{CC} = 0 \text{ V}$ ; $V_{EE} = -5.5 \text{ V}$ to -3.0 V (Note 10) | | | -40°C | | | 25°C | | | | | | | |--------------------|------------------------------------------------------------------|-----------------|----------------|----------------|-----------------|----------------|----------------|-----------------|----------------|----------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current (Note 11) | 100 | 128 | 160 | 100 | 130 | 160 | 110 | 140 | 170 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 12) | -1075 | -950 | -825 | -1025 | -900 | -775 | -1000 | -875 | -750 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 12) U, Ū, B, B PLD | -1525<br>-1945 | -1400<br>-1820 | -1275<br>-1695 | -1500<br>-1945 | -1375<br>-1820 | -1250<br>-1945 | -1475<br>-1945 | -1350<br>-1820 | -1225<br>-1945 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | -1225 | | -880 | -1225 | | -880 | -1225 | | -880 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | -1945 | | -1625 | -1945 | | -1625 | -1945 | | -1625 | mV | | V <sub>BB</sub> | Output Voltage Reference | -1525 | -1425 | -1325 | -1525 | -1425 | -1325 | -1525 | -1425 | -1325 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 13) | V <sub>EE</sub> | +2.0 | 0.0 | V <sub>EE</sub> | +2.0 | 0.0 | V <sub>EE</sub> | +2.0 | 0.0 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | -150 | | · | -150 | | | -150 | | | μΑ | NOTE: EP circuits are designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse airflow greater than 500 lfpm is maintained. 10. Input and output parameters vary 1:1 with V<sub>CC</sub>. 11. For (V<sub>CC</sub> – V<sub>EE</sub>) >3.3 V, 5 Ω to 10 Ω in line with V<sub>EE</sub> required for maximum thermal protection at elevated temperatures. Recommend V<sub>CC</sub>–V<sub>EE</sub> operation at ≤ 3.3 V. 12. All loading with 50 Ω to V<sub>CC</sub>–2.0 volts. 13. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal <sup>1.</sup> EF circuits are designed to fleet file DC specifications shown in the above table after the file designed. The circuit is in a test socket or mounted on a printed circuit board and transverse airflow greater than 500 lfpm is maintained. 2. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.3 V to -2.2 V. 3.3 V, 5 Ω to 10 Ω in line with V<sub>EE</sub> required for maximum thermal protection at elevated temperatures. Recommend V<sub>CC</sub>-V<sub>EE</sub> operation at ≤ 3.3 V. <sup>9.</sup> VIHCMR min varies 1:1 with VEE, VIHCMR max varies 1:1 with VCC. The VIHCMR range is referenced to the most positive side of the differential input signal. **AC CHARACTERISTICS** $V_{CC} = 0$ V; $V_{EE} = -3.0$ V to -5.5 V or $V_{CC} = 3.0$ V to 5.5 V; $V_{EE} = 0$ V (Note 14) | | | | -40°C | | | 25°C | | | 85°C | | | |----------------------------------------|-----------------------------------------------------------------|-----|-------|------|-----|------|------|-----|------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>max</sub> | Maximum Frequency<br>(See Figure 3. F <sub>max</sub> /JITTER) | | > 2 | | | > 2 | | | > 2 | | GHz | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to FB to D/U Output Differential R to D/U | 400 | 525 | 700 | 410 | 550 | 750 | 450 | 575 | 775 | ps | | t <sub>JITTER</sub> | Random Clock Jitter<br>(See Figure 3. F <sub>max</sub> /JITTER) | | 0.2 | < 1 | | 0.2 | < 1 | | 0.2 | < 1 | ps | | V <sub>PP</sub> | Input Voltage Swing (Differential) | 150 | 800 | 1200 | 150 | 800 | 1200 | 150 | 800 | 1200 | mV | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times Q, Q (20% – 80%) | 60 | 85 | 130 | 60 | 110 | 150 | 80 | 120 | 160 | ps | <sup>14.</sup> Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50 $\Omega$ to V<sub>CC</sub>-2.0 V. Figure 3. F<sub>max</sub>/Jitter @ 25°C Figure 4. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020 – Termination of ECL Logic Devices.) # **Resource Reference of Application Notes** AN1404 – ECLinPS Circuit Performance at Non–Standard V<sub>IH</sub> Levels AN1405 – ECL Clock Distribution Techniques AN1406 – Designing with PECL (ECL at +5.0 V) AN1504 – Metastability and the ECLinPS Family AN1568 – Interfacing Between LVDS and ECL AN1650 – Using Wire–OR Ties in ECLinPS Designs AND8001 – The ECL Translator Guide AND8001 – Odd Number Counters Design AND8002 – Marking and Date Codes AND8009 - ECLinPS Plus Spice I/O Model Kit AND8020 – Termination of ECL Logic Devices For an updated list of Application Notes, please see our website at http://onsemi.com. #### **PACKAGE DIMENSIONS** #### TSSOP-20 **DT SUFFIX** PLASTIC TSSOP PACKAGE CASE 948E-02 ISSUE A #### NOTES: - OTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. - EXCESS OF THE R DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE –W–. | | MILLIN | IETERS | INC | HES | | | |-----|--------|--------|-----------|-------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | Α | 6.40 | 6.60 | 0.252 | 0.260 | | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | | C | | 1.20 | | 0.047 | | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | | G | 0.65 | BSC | 0.026 BSC | | | | | Н | 0.27 | 0.37 | 0.011 | 0.015 | | | | 7 | 0.09 | 0.20 | 0.004 | 0.008 | | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | | L | 6.40 | BSC | 0.252 BSC | | | | | М | 0.0 | 8° | 0° 8° | | | | ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability, arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ## **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 N. American Technical Support: 800-282-9855 Toll Free ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.