#### FM20L08 #### 1Mbit Bytewide FRAM Memory # RAMTRON #### **Features** #### 1Mbit Ferroelectric Nonvolatile RAM - Organized as 128Kx8 - Unlimited Read/Write Cycles - NoDelay<sup>TM</sup> Writes - Page Mode Operation to 33MHz - Advanced High-Reliability Ferroelectric Process #### **SRAM Replacement** - JEDEC 128Kx8 SRAM pinout - 60 ns Access Time, 150 ns Cycle Time #### **System Supervisor** - Low Voltage monitor drives external /LVL signal - Write protects memory for low voltage condition - Software programmable block write protect ## **Superior to Battery-backed SRAM Modules** - No battery concerns - Monolithic reliability - True surface mount solution, no rework steps - Superior for moisture, shock, and vibration - Resistant to negative voltage undershoots #### **Low Power Operation** - 3.3V +10%, -5% Power Supply - 22 mA Active Current #### **Industry Standard Configurations** - Commercial Temperature 0° C to +70° C - 32-pin "green" TSOP (-TGC) ## **Description** The FM20L08 is a 128K x 8 nonvolatile memory that reads and writes like a standard SRAM. A ferroelectric random access memory or FRAM is nonvolatile, which means that data is retained after power is removed. It provides data retention for over 10 years while eliminating the reliability concerns, functional disadvantages, and system design complexities of battery-backed SRAM (BBSRAM). Fast write timing and unlimited write endurance make FRAM superior to other types of memory. In-system operation of the FM20L08 is very similar to other RAM devices and can be used as a drop-in replacement for standard SRAM. Read and write cycles may be triggered by /CE or simply by changing the address. The FRAM memory is nonvolatile due to its unique ferroelectric memory process. These features make the FM20L08 ideal for nonvolatile memory applications requiring frequent or rapid writes in the form of an SRAM. The FM20L08 includes a voltage monitor function that monitors the power supply voltage. It asserts an active-low signal that indicates the memory is write-protected when $V_{\rm DD}$ drops below a critical threshold. The /LVL output signal may also be suitable for resetting a host microcontroller. When the /LVL signal is low, the memory is protected against an inadvertent access and data corruption. The FM20L08 also features software-controlled write protection. The memory array is divided into 8 uniform blocks, each of which can be individually write protected. Device specifications are guaranteed over the temperature range $0^{\circ}$ C to $+70^{\circ}$ C. #### Pin Configuration | Ordering Information | | | | |----------------------|--------------------------------------|--|--| | FM20L08-60-TGC | 60 ns access, 32-pin<br>"Green" TSOP | | | Figure 1. Block Diagram # Pin Description | Pin Name | Type | Pin Description | | | | |----------|--------|-----------------------------------------------------------------------------------------------------------|--|--|--| | A(16:0) | Input | Address inputs: The 17 address lines select one of 131,072 bytes in the FRAM array. | | | | | | | he address value is latched on the falling edge of /CE. Addresses A(2:0) are used for | | | | | | | page mode read and write operations. | | | | | /CE | Input | Chip Enable inputs: The device is selected and a new memory access begins when /CE | | | | | | | is low. The entire address is latched internally on the falling edge of chip enable. | | | | | | | Subsequent changes to the A(2:0) address inputs allow page mode operation. | | | | | /WE | Input | Write Enable: A write cycle begins when /WE is asserted. The rising edge causes the | | | | | | | FM20L08 to write the data on the DQ bus to the FRAM array. The falling edge of /WE | | | | | | | latches a new column address for fast page mode write cycles. | | | | | /OE | Input | Output Enable: When /OE is low, the FM20L08 drives the data bus when valid data is | | | | | | | available. Deasserting /OE high tri-states the DQ pins. | | | | | DQ(7:0) | I/O | Data: 8-bit bi-directional data bus for accessing the FRAM array. | | | | | /LVL | Output | Low Voltage Lockout: When the voltage monitor detects that V <sub>DD</sub> is below V <sub>TP</sub> , the | | | | | | | /LVL will be asserted low. While /LVL is low, the memory array cannot be accessed | | | | | | | which prevents a low voltage write from corrupting data. When V <sub>DD</sub> is within its normal | | | | | | | operating limits, the /LVL signal will be pulled high. | | | | | DNU | - | Do Not Use: This pin should be left unconnected. | | | | | VDD | Supply | Supply Voltage: 3.3V | | | | | VSS | Supply | Ground | | | | #### **Functional Truth Table** | /CE | /WE | A(16:3) | A(2:0) | Operation | | |--------------|--------------|-----------|--------|-----------------------------------|--| | Н | X | X | X | Standby/Idle | | | $\downarrow$ | Н | V | V | Read | | | L | Н | No Change | Change | Page Mode Read | | | L | Н | Change | V | Random Read | | | $\downarrow$ | L | V | V | /CE-Controlled Write | | | L | $\downarrow$ | X | V | /WE-Controlled Write <sup>2</sup> | | | L | <u> </u> | No Change | V | Page Mode Write <sup>3</sup> | | | $\uparrow$ | X | X | X | Starts Precharge | | #### Notes: - 1) H=Logic High, L=Logic Low, V=Valid Address, X=Don't Care. - 2) /WE-controlled write cycle begins as a Read cycle and A(16:3) is latched then. - 3) Addresses A(2:0) must remain stable for at least 15 ns during page mode operation. - 4) For write cycles, data-in is latched on the rising edge of /CE or /WE, whichever comes first. #### Overview The FM20L08 is a bytewide FRAM memory logically organized as 131,072 x 8 and is accessed using an industry standard parallel interface. All data written to the part is immediately nonvolatile with no delay. The device offers page mode operation which provides higher speed access to addresses within a page (row). An access to a different page requires that either /CE transitions low or the upper address A(16:3) changes. ## **Memory Operation** Users access 131,072 memory locations with 8 data bits each through a parallel interface. The FRAM array is organized as 8 blocks each having 2048 rows. Each row has 8 column locations, which allows fast access in page mode operation. Once an initial address has been latched by the falling edge of /CE, subsequent column locations may be accessed without the need to toggle /CE. When /CE is deasserted high, a precharge operation begins. Writes occur immediately at the end of the access with no delay. The /WE pin must be toggled for each write operation. #### **Read Operation** A read operation begins on the falling edge of /CE. The falling edge of /CE causes the address to be latched and starts a memory read cycle if /WE is high. Data becomes available on the bus after the access time has been satisfied. Once the address has been latched and the access completed, a new access to a random location (different row) may begin while /CE is still low. The minimum cycle time for random addresses is $t_{\rm RC}$ . Note that unlike SRAMs, the FM20L08's /CE-initiated access time is faster than the address cycle time. The FM20L08 will drive the data bus only when /OE is asserted low and the memory access time has been satisfied. If /OE is asserted prior to completion of the memory access, the data bus will not be driven until valid data is available. This feature minimizes supply current in the system by eliminating transients caused by invalid data being driven onto the bus. When /OE is inactive, the data bus will remain hi-Z. #### **Write Operation** Writes occur in the FM20L08 in the same time interval as reads. The FM20L08 supports both /CE-and /WE-controlled write cycles. In both cases, the address is latched on the falling edge of /CE. In a /CE-controlled write, the /WE signal is asserted prior to beginning the memory cycle. That is, /WE is low when /CE falls. In this case, the device begins the memory cycle as a write. The FM20L08 will not drive the data bus regardless of the state of /OE as long as /WE is low. Input data must be valid when /CE is deasserted high. In a /WE-controlled write, the memory cycle begins on the falling edge of /CE. The /WE signal falls some time later. Therefore, the memory cycle begins as a read. The data bus will be driven if /OE is low, however it will hi-Z once /WE is asserted low. The /CE- and /WE-controlled write timing cases are shown on page 11. In the *Write Cycle Timing 2* diagram, the data bus is shown as a hi-Z condition while the chip is write-enabled and before the required setup time. Although this is drawn to look like a mid-level voltage, it is recommended that all DQ pins comply with the minimum $V_{\rm H}/V_{\rm IL}$ operating levels. Write access to the array begins on the falling edge of /WE after the memory cycle is initiated. The write access terminates on the rising edge of /WE or /CE, whichever comes first. A valid write operation requires the user to meet the access time specification prior to deasserting /WE or /CE. Data setup time indicates the interval during which data cannot change prior to the end of the write access (/WE or /CE high). Unlike other truly nonvolatile memory technologies, there is no write delay with FRAM. Since the read and write access times of the underlying memory are the same, the user experiences no delay through the bus. The entire memory operation occurs in a single bus cycle. Data polling, a technique used with EEPROMs to determine if a write is complete, is unnecessary. #### **Page Mode Operation** The FM20L08 provides the user fast access to any data within a row element. Each row has eight column locations. An access can start anywhere within a row and other column locations may be accessed without the need to toggle the /CE pin. For page mode reads, once the first data byte is driven onto the bus, the column address inputs A(2:0) may be changed to a new value. A new data byte is then driven to the DQ pins. For page mode writes, the first write pulse defines the first write access. While /CE is low, a subsequent write pulse along with a new column address provides a page mode write access. ## **Precharge Operation** The precharge operation is an internal condition in which the state of the memory is prepared for a new access. Precharge is user-initiated by driving the /CE signal high. It must remain high for at least the minimum precharge time $t_{PC}$ . Rev. 1.3 June 2005 ## **Supply Voltage Monitor** An internal voltage monitor circuit continuously checks the $V_{\rm DD}$ supply voltage. When $V_{\rm DD}$ is below the specified threshold $V_{\rm TP}$ , the monitor asserts the /LVL signal to an active-low state. The FM20L08 locks out access to the memory when $V_{\rm DD}$ is low. This prevents the system from accessing memory when $V_{\rm DD}$ is too low and inadvertently corrupting the data. The /LVL signal may be used as a reset signal or simply as a status indicator that the memory is locked out. On power up, the /LVL signal will begin in a low state signifying that $V_{DD}$ is below the $V_{TP}$ threshold. It will remain low as long as $V_{DD}$ is below that level. Once $V_{DD}$ rises above $V_{TP}$ , a hold-off timer will begin creating the delay $t_{PULV}$ . Once this delay has elapsed, the /LVL signal will go high or inactive. At this time the memory can be accessed. The memory is ready for access prior to $t_{PU}$ as shown in the Electrical Specifications section. The /LVL signal will remain high until $V_{DD}$ drops below the threshold. #### **Software Write Protection** The 128Kx8 address space is divided into 8 sectors (blocks) of 16Kx8 each. Each sector can be individually software write-protected and the settings are nonvolatile. A unique address and command sequence invokes the write protection mode. To modify write protection, the system host must issue six read commands and two write commands. The specific sequence of read addresses must be provided in order to access to the write protect mode. Following the read address sequence, the host must write a data byte that specifies the desired protection state of each sector. For confirmation, the system must then write the complement of the protection byte immediately following the protection byte. Any error that occurs including read addresses in the wrong order, issuing a seventh read address, or failing to complement the protection value will leave the write protection unchanged. The write-protect state machine monitors all addresses, taking no action until the write-protect read/write sequence occurs. During the address sequence, each read will occur as a valid operation and data from the corresponding addresses will be driven onto the data bus. Any address that occurs out of sequence will cause the software protection state machine to start over. After the address sequence is completed, the next operation must be a write cycle. The data byte contains the write-protect settings. This value will not be written to the memory array, so the write address is ignored. Rather the byte will be held pending the next cycle, which must be a write of the data complement to the protection settings. If the complement is correct, the write protect settings will be updated. If not, the process is aborted and the address sequence starts over. The data value written after the correct six addresses will not be entered into memory. The protection data byte consists of 8-bits, each associated with the write protect state of a sector. Setting a bit to 1 write protects the corresponding sector; a 0 enables writes for that sector. The following table shows the write-protect sectors with the corresponding bit that controls the write-protect setting. #### Write Protect Sectors – 16K x8 blocks | Sector 7 | 1FFFFh | _ | 1C000h | |----------|--------|---|--------| | Sector 6 | 1BFFFh | - | 18000h | | Sector 5 | 17FFFh | - | 14000h | | Sector 4 | 13FFFh | - | 10000h | | Sector 3 | 0FFFFh | - | 0C000h | | Sector 2 | 0BFFFh | _ | 08000h | | Sector 1 | 07FFFh | _ | 04000h | | Sector 0 | 03FFFh | _ | 00000h | The write-protect address sequence follows: - 1. <sup>1</sup>05555h \* - 2. laaaah - 3. 03333h - 4. 1CCCCh - 5. 100FFh - 6. 0FF00h - 7. laaaah - 8. 1CCCCh - 9. 0FF00h - 10. 00000h The address sequence provides a very secure way of modifying the protection. The correct address sequence has a 1 in 5 x $10^{30}$ chance of occurring accidentally. A flow chart of the entire write protect operation is shown in Figure 2. As mentioned above, write-protect settings are nonvolatile. The factory default is unprotected. <sup>\*</sup> If /CE is low entering the sequence, then an address of 00000h must precede 05555h. Figure 2. Write-Protect State Machine For example, the following sequence write-protects addresses from 00000h to 07FFFh and 10000h to 13FFFh (sectors 0, 1 & 4): | s Data | | |--------|-----------------------------------------| | h – | | | h – | | | h – | | | h – | | | h – | | | h – | | | h 13h | ; bits $0, 1, 4 = 1$ | | h ECh | ; complement of 13h | | h – | ; Data is don't care | | h – | ; return to Normal Operation | | | h - h - h - h - h - h - h - h - h - h - | #### **Software Write Protect Timing** ## **SRAM Drop-In Replacement** The FM20L08 has been designed to be a drop-in replacement for standard asynchronous SRAMs. The device does not require /CE to toggle for each new address. /CE may remain low indefinitely. While /CE is low, the device automatically detects address changes and a new access is begun. This functionality allows /CE to be grounded as you might with an SRAM. It also allows page mode operation at speeds up to 33MHz. For applications that require the lowest power consumption, the /CE signal should be active only during memory accesses. The FM20L08 draws supply current in the milliamp range while /CE is low, even if addresses and control signals are static. While /CE is high, the device draws no more than the maximum standby current $I_{SB}$ . The FM20L08 is backward compatible with the 256Kbit FM18L08 device. So, operating the FM20L08 with /CE toggling low on every address is perfectly acceptable. ## **Electrical Specifications** #### **Absolute Maximum Ratings** | Symbol | Description | Ratings | |-------------------|-----------------------------------------------------------|------------------------| | $V_{\mathrm{DD}}$ | Power Supply Voltage with respect to V <sub>SS</sub> | -1.0V to +5.0V | | $V_{IN}$ | Voltage on any signal pin with respect to V <sub>SS</sub> | -1.0V to +5.0V and | | | | $V_{IN} < V_{DD} + 1V$ | | $T_{STG}$ | Storage Temperature | -55°C to +125°C | | $T_{LEAD}$ | Lead Temperature (Soldering, 10 seconds) | 300° C | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only, and the functional operation of the device at these or any other conditions above those listed in the operational section of this specification is not implied. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability. **DC Operating Conditions** ( $T_A = 0^{\circ}$ C to $+70^{\circ}$ C, $V_{DD} = 3.3$ V $+10^{\circ}$ , $-5^{\circ}$ % unless otherwise specified) | Symbol | Parameter | Min | Тур | Max | Units | Notes | |-------------------|------------------------------------------------------|-------|------|--------------------|-------|-------| | $V_{DD}$ | Power Supply | 3.135 | 3.3 | 3.63 | V | | | $I_{DD}$ | V <sub>DD</sub> Supply Current | | | 22 | mA | 1 | | $I_{SB}$ | Standby Current - CMOS | | | 15 | μΑ | 2 | | $V_{TP}$ | V <sub>DD</sub> trip point to assert (deassert) /LVL | 2.80 | 2.90 | 2.99 | V | 3 | | $I_{LI}$ | Input Leakage Current | | | ±1 | μΑ | 4 | | $I_{LO}$ | Output Leakage Current | | | ±1 | μΑ | 4 | | $V_{IH}$ | Input High Voltage | 2.2 | | $V_{\rm DD} + 0.3$ | V | | | $V_{\mathrm{IL}}$ | Input Low Voltage | -0.3 | | 0.6 | V | | | $V_{OH}$ | Output High Voltage ( $I_{OH} = -1.0 \text{ mA}$ ) | 2.4 | | - | V | | | $V_{OL}$ | Output Low Voltage ( $I_{OL} = 2.1 \text{ mA}$ ) | - | | 0.4 | V | 5 | #### **Notes** - 1. $V_{DD} = 3.6V$ , /CE cycling at minimum cycle time. All inputs at CMOS levels (0.2V or $V_{DD}$ -0.2V), all DQ pins unloaded. - 2. $V_{DD} = 3.6V$ , /CE at $V_{DD}$ , All other pins at CMOS levels (0.2V or $V_{DD}$ -0.2V). - 3. This is the $V_{DD}$ trip voltage at which /LVL is asserted or deasserted. When $V_{DD}$ rises above $V_{TP}$ , /LVL will be deasserted after satisfying $t_{PULV}$ . When $V_{DD}$ drops below $V_{TP}$ , /LVL will be asserted after satisfying $t_{PDLV}$ . - 4. $V_{IN}$ , $V_{OUT}$ between $V_{DD}$ and $V_{SS}$ . - 5. For the /LVL pin, the test condition is $I_{OL} = 80 \mu A$ when $V_{DD}$ is between 3.135V and 1.2V. The state of the /LVL pin is not guaranteed when $V_{DD}$ is below 1.2V. **Read Cycle AC Parameters** ( $T_A = 0^{\circ}$ C to $+70^{\circ}$ C, $C_L = 30$ pF, $V_{DD} = 3.3$ V +10%, -5% unless otherwise specified) | | | -60 | | | | |--------------|-------------------------------------|-----|-----|-------|-------| | Symbol | Parameter | Min | Max | Units | Notes | | $t_{RC}$ | Read Cycle Time | 150 | - | ns | | | $t_{CE}$ | Chip Enable Access Time | - | 60 | ns | | | $t_{AA}$ | Address Access Time | - | 150 | ns | | | $t_{OH}$ | Output Hold Time | 50 | 1 | ns | | | $t_{AAP}$ | Page Mode Address Access Time | - | 25 | ns | | | $t_{OHP}$ | Page Mode Output Hold Time | 5 | - | ns | | | $t_{CA}$ | Chip Enable Active Time | 60 | - | ns | | | $t_{PC}$ | Precharge Time | 90 | 1 | ns | | | $t_{AS}$ | Address Setup Time (to /CE low) | 5 | - | ns | | | $t_{AH}$ | Address Hold Time (/CE-controlled) | 60 | - | ns | | | $t_{OE}$ | Output Enable Access Time | - | 10 | ns | _ | | $t_{\rm HZ}$ | Chip Enable to Output High-Z | - | 15 | ns | 1 | | $t_{OHZ}$ | Output Enable High to Output High-Z | - | 15 | ns | 1 | ## Write Cycle AC Parameters ( $T_A = 0^{\circ}$ C to $+70^{\circ}$ C, $V_{DD} = 3.3$ V +10%, -5% unless otherwise specified) | | | -6 | | | | |-------------------|-------------------------------------------|-----|-----|-------|-------| | Symbol | Parameter | Min | Max | Units | Notes | | t <sub>WC</sub> | Write Cycle Time | 150 | - | ns | | | $t_{CA}$ | Chip Enable Active Time | 60 | - | ns | | | $t_{CW}$ | Chip Enable to Write Enable High | 60 | - | ns | | | $t_{PC}$ | Precharge Time | 90 | - | ns | | | t <sub>PWC</sub> | Page Mode Write Enable Cycle Time | 30 | - | ns | | | $t_{\mathrm{WP}}$ | Write Enable Pulse Width | 15 | - | ns | | | t <sub>AS</sub> | Address Setup Time (to /CE low) | 5 | - | ns | | | t <sub>AH</sub> | Address Hold Time (/CE-controlled) | 60 | - | ns | | | t <sub>ASP</sub> | Page Mode Address Setup Time (to /WE low) | 5 | - | ns | | | t <sub>AHP</sub> | Page Mode Address Hold Time (to /WE low) | 15 | - | ns | | | $t_{ m WLC}$ | Write Enable Low to /CE High | 25 | - | ns | | | $t_{WLA}$ | Write Enable Low to A(16:3) Change | 25 | - | ns | | | t <sub>AWH</sub> | A(16:3) Change to Write Enable High | 150 | - | ns | | | $t_{DS}$ | Data Input Setup Time | 20 | - | ns | | | $t_{\mathrm{DH}}$ | Data Input Hold Time | 0 | - | ns | | | t <sub>WZ</sub> | Write Enable Low to Output High Z | - | 15 | ns | 1 | | t <sub>WX</sub> | Write Enable High to Output Driven | 5 | - | ns | 1 | | $t_{WS}$ | Write Enable to /CE Low Setup Time | 0 | - | ns | 2 | | $t_{ m WH}$ | Write Enable to /CE High Hold Time | 0 | - | ns | 2 | #### **Notes** # Power Cycle Timing ( $T_A = 0^{\circ}$ C to $+70^{\circ}$ C, $V_{DD} = 3.3V + 10\%$ , -5% unless otherwise specified) | Symbol | Parameter | Min | Max | Units | Notes | |---------------|---------------------------------------------------------------|-----|-----|-------|-------| | $t_{ m PULV}$ | Power Up to /LVL Inactive Time (V <sub>TP</sub> to /LVL high) | 0 | 50 | μs | | | $t_{PDLV}$ | Power Down to /LVL Active Time (V <sub>TP</sub> to /LVL low) | 0 | 15 | μs | | | $t_{VF}$ | V <sub>DD</sub> Fall Time | 100 | - | μs/V | 1 | #### Notes 1 Slope measured at any point on $V_{\text{DD}}$ waveform. <sup>1</sup> This parameter is characterized but not 100% tested. <sup>2</sup> The relationship between /CE and /WE determines if a /CE- or /WE-controlled write occurs. ## **Data Retention** $(V_{DD} = 3.3V + 10\%, -5\%)$ | Parameter | Min | Units | Notes | |----------------|-----|-------|-------| | Data Retention | 10 | Years | | #### **Capacitance** $(T_A = 25^{\circ} \text{ C}, f=1 \text{ MHz}, V_{DD} = 3.3 \text{ V})$ | Symbol | Parameter | Max | Units | Notes | |-----------|-------------------------------|-----|-------|-------| | $C_{I/O}$ | Input/Output Capacitance (DQ) | 8 | pF | | | $C_{IN}$ | Input Capacitance | 6 | pF | | #### **AC Test Conditions** Input Pulse Levels 0 to 3V Input rise and fall times 3 ns Input and output timing levels Output Load Capacitance 30 pF ## Read Cycle Timing 1 (/CE low, /OE low) #### Read Cycle Timing 2 (/CE-controlled) ## **Page Mode Read Cycle Timing** Although sequential column addressing is shown, it is not required. ## Write Cycle Timing 1 (/WE-Controlled, /OE low) ## Write Cycle Timing 2 (/CE-Controlled) NOTE: See Write Operation section for detailed description (page 4). ## Write Cycle Timing 3 (/CE low) # **Page Mode Write Cycle Timing** Although sequential column addressing is shown, it is not required. # **Power Cycle Timing** # **Mechanical Drawing** ## 32-pin Shrunk TSOP-I (8.0 x 13.4 mm) All dimensions in millimeters # TSOP Package Marking Scheme Legend: XXXXXXX = part number, SP= speed/package/temp (-60TGC) YY=year, WW=work week, LLLLLL= lot code Example: FM20L08-60-TGC, "green" TSOP package, Commercial temp, Year 2005, Work Week 24, Lot 40002T2 RAMTRON FM20L08-60TGC A052440002T2 FM20L08 # **Revision History** | Revision | Date | Summary | |----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0.6 | 1/30/04 | Added Vdd fall time spec. Changed Power Cycle Timing diagram. Added $t_{AWH}$ Write Timing spec. Added typ value to $V_{TP}$ in DC Operating table. Changed software write-protect scheme. Changed /LVL to Output-only pin. Modified Block Diagram, Pin Description and DC Operating tables. Modified package drawing title. | | 0.61 | 5/20/04 | Changed t <sub>WX</sub> , t <sub>AAP</sub> , and t <sub>AWH</sub> specs. Added t <sub>AH</sub> to Write Cycle parameters table. Changed input rise/fall time AC test condition. Changed t <sub>VF</sub> units. Added "green" package. | | 0.7 | 9/3/04 | Reduced to one speed grade and changed to -60 speed grade. Supply voltage 3.3V +10%, -5%. Temp range 0 to +85C. | | 0.8 | 12/20/04 | Temp range 0 to +70C. Changed AC timing parameters. Changed part number/ordering information. | | 1.0 | 3/25/05 | Changed to Preliminary status. | | 1.1 | 5/23/05 | Added "green" packaging option. Added marking scheme. | | 1.2 | 6/3/05 | Removed –S packaging option. | | 1.3 | 6/13/05 | Changed address setup and I <sub>DD</sub> specs. |