**Preliminary** September 2003 Revision 1.0 # PC8374L SensorPath<sup>TM</sup> SuperI/O with Glue Functions ## **General Description** The National Semiconductor PC8374L Advanced I/O product is a member of the PC8737x SuperI/O family. All PC8737x devices are highly integrated and are pin and software compatible, thus providing drop-in interchangeability and enabling a variety of assembly options using only a single motherboard and BIOS. PC8374L integration allows for a smaller system board size and saves on total system cost. The PC8374L includes legacy SuperI/O functions, system glue functions, health monitoring and control, commonly used functions such as GPIO, and ACPI-compliant Power Management support. The PC8374L integrates miscellaneous analog and digital system glue functions to reduce the number of discrete components required. The host communicates with the functions integrated in the PC8374L device through an LPC Bus Interface. The PC8374L extended wake-up support complements the ACPI controller in the chipset. The System Wake-Up Control (SWC) module, powered by V<sub>SB3</sub>, supports a flexible wake- The PC8374L supports both I/O and memory mapping of module registers and enables building legacy-free systems. # **Outstanding Features** - SensorPath<sup>™</sup> interface to LMxx sensor devices for system health support - Fan monitor and control - Heceta6-compatible register set, accessible via the LPC interface and SMBus - Glue functions to complement the South Bridge functionality including flash and FDD write-protect controls - V<sub>SB3</sub>-powered Power Management with 19 wake-up sources - Controls three LED indicators - 16 GPIO ports with a variety of wake-up options - I/O-mapped and memory-mapped registers. - Legacy modules: Parallel Port, Floppy Disk Controller (FDC), two Serial Ports, Slow InfraRed Port and a Keyboard and Mouse Controller (KBC) - LPC interface, based on Intel's LPC Interface Specification Revision 1.1, August 2002 - PC01 Revision 1.0 and Advanced Configuration and Power Interface (ACPI) Specification Revision 2.0 compliant - 128-pin PQFP package # **Block Diagram** National Semiconductor and TRI-STATE® are registered trademarks of National Semiconductor Corporation. SensorPath is a trademark of National Semiconductor Corporation. All other brand or product names are trademarks or registered trademarks of their respective holders. #### **Features** #### System Health Support - SensorPath interface to sensors optimizes digital/analog partitioning - Simplifies board design and routing - Supports distributed sensors and centralized control - Health monitoring is self-contained and requires minimal host attention - Faster boot time - Off loads SMBus, and enables ASF compliance - Fan Monitor and Control - Three PWM-based fan controls - Four 16-bit resolution tachometer inputs - Software or local temperature feedback control - Heceta6-compatible register set accessible via the LPC interface and SMBus - Supports the following combinations of LMxx devices: - LM41 and optional LM30 - □ LM32 - □ LM40 - Simultaneous read support via LPC interface and SMBus - Generates SMI on critical temperature event #### Glue Functions - Flash Write Protect control (using GPIO) with optional SMI generation when cleared - Floppy Disk Drive Write Protect (WGATE) lockable control (cleared only by hardware reset) - Generates the power-related signals: - Main Power good - Power distribution control (for switching between Main and Standby regulators) - Resume reset (Master Reset) according to the 5V standby supply status - Main power supply turn on (PS\_ON) - Voltage translation between 2.5V or 3.3V levels (DDC) and 5V levels (VGA) for the SMBus serial clock and data signals - Isolation circuitry for the SMBus serial clock and data signals - Buffers PCI\_RESET to generate three reset output signals - Buffers PWRGD\_PS to generate IDE reset output. - Generates "highest active supply" reference voltage - Based on 3.3V and 5V Main supplies - Based on 3.3V and 5V Standby supplies - High-current LED driver control for Hard Disk Drive activity indication - Software selectable alternative functionality, through pin multiplexing #### General-Purpose I/O (GPIO) Ports - All 16 GPIO ports powered by V<sub>SB3</sub> - Each pin individually configured as input or output - Programmable features for each output pin: - Drive type (open-drain, push-pull or TRI-STATE<sup>®</sup>) - TRI-STATE on detection of falling $V_{DD3}$ for $V_{SB3}$ -powered pins driving $V_{DD}$ -supplied devices - Programmable option for internal pull-up resistor on each input pin (some with internal pull-down resistor option) - Lock option for the configuration and data of each output pin - 15 GPIO ports generate IRQ/SMI/SIOPME for wake-up events; each GPIO has separate: - Enable control of event status routing to IRQ - Enable control of event status routing to SMI - Enable control of event status routing to SIOPME (via SWC) - Polarity and edge/level selection - Programmable debouncing #### **Power Management** - Supports ACPI Specification Revision 2.0b, July 27, 2000 - System Wake-Up Control (SWC) - Optional routing of events to generate SCI (SIOPME) on detection of: - Keyboard or Mouse events - □ Ring Indication RI on each of the two serial ports - ☐ General-Purpose Input Events from 15 GPIO pins - □ IRQs of the Keyboard and Mouse Controller - IRQs of the other internal modules - Optional routing of the SCI (SIOPME) to generate IRQ (SERIRQ) - Implements the GPE1\_BLK of the ACPI General Purpose (Generic) Register blocks with "child" events - V<sub>SB3</sub>-powered event detection and event-logic configuration - Enhanced Power Management (PM), including: - Special configuration registers for power down - Low-leakage pins - Low-power CMOS technology - Ability to disable all modules - High-current LED drivers control (two LEDs) for power status indication with: - Standard blinking, controlled by software - Advanced blinking, controlled by power supply status, sleep state or software - Special blinking, controlled by power supply status, sleep state and software bit - V<sub>BAT</sub> powered indication of the Main power supply state before an AC power failure - Keyboard Events - Wake-up on any key - Supports programmable 8-byte sequence "Password" or "Special Keys" for Power Management - Simultaneous recognition of three programmable keys (sequences): "Power", "Sleep" and "Resume" - Wake-up on mouse movement and/or button click #### Features (Continued) #### **Bus Interface** - LPC Bus Interface - Based on Intel's LPC Interface Specification Revision 1.1, August 2002 - I/O, Memory and 8-bit Firmware Memory read and write cycles - Up to four 8-bit DMA channels - Serial IRQ (SERIRQ) - Supports registers memory and I/O mapping - Configuration Control - PnP Configuration Register structure - PC01 Specification Revision 1.0, 1999-2000 compliant - Base Address strap (BADDR) to setup the address of the Index-Data register pair (defaults to 2Eh/2Fh) - Flexible resource allocation for all logical devices: - Relocatable base address - □ 15 IRQ routing options to serial IRQ - □ Up to four optional 8-bit DMA channels - Configurable feature sets: - Software selectable - V<sub>SB3</sub>-powered pin multiplexing #### **Legacy Modules** - Serial Ports 1 and 2 - Software-compatible with the NS16550A and NS16450 - Support shadow register for write-only bit monitoring - Data rates up to 1.5 Mbaud - Serial Infrared Port (SIR) - Software compatible with the 16550A and the 16450 - Shadow register support for write-only bit monitoring - HP-SIR - ASK-IR option of SHARP-IR - DASK-IR option of SHARP-IR - Consumer Remote Control supports RC-5, RC-6, NEC, RCA and RECS 80 - IEEE 1284-compliant Parallel Port - ECP, with Level 2 (14 mA sink and source output buffers) - Software or hardware control - Enhanced Parallel Port (EPP) compatible with EPP 1.7 and EPP 1.9 - Supports EPP as mode 4 of the Extended Control Register (ECR) - Selection of internal pull-up or pull-down resistor for Paper End (PE) pin - Supports a demand DMA mode mechanism and a DMA fairness mechanism for improved bus utilization - Protection circuit that prevents damage to the parallel port when a printer connected to it is powered up or is operated at high voltages (in both cases, even if the PC8374L is in power-down state) - Floppy Disk Controller (FDC) - Software compatible with the PC8477 (the PC8477 contains a superset of the FDC functions in the μDP8473, NEC μPD765A/B and N82077 devices) - Error-free handling of data overrun and underrun - Programmable write protect - Supports FM and MFM modes - Supports Enhanced mode command for three-mode Floppy Disk Drive (FDD) - Perpendicular recording drive support for 2.88 MBytes - Burst (16-byte FIFO) and Non-Burst modes - Full support for IBM Tape Drive Register (TDR) implementation of AT and PS/2 drive types - High-performance digital separator - Supports fast tape drives (2 Mbps) and standard tape drives (1 Mbps, 500 Kbps and 250 Kbps) - Keyboard and Mouse Controller (KBC) - 8-bit microcontroller, software compatible with 8042AH and PC87911 - Standard interface (60h, 64h, IRQ1 and IRQ12) - Supports two external swapable PS/2 interfaces for keyboard and mouse - Programmable, dedicated quasi-bidirectional I/O lines (GA20/P21, KBRST/P20) #### Clocking, Supply, and Package Information - Clocks - LPC (PCI) clock input (up to 33 MHz) - On-chip Clock Generator: - □ Generates 48 MHz clock - □ Generates 32.768 KHz internal clock - V<sub>SB3</sub> powered - □ Based on the 14.31818 MHz clock input - Protection - All pins are 5V tolerant and back-drive protected (except LPC bus pins) - High ESD protection of all the pins - Pin multiplexing selection lock - Configuration register lock - Testability - XOR tree structure - ☐ Includes all the pins (except supply and analog pins) - □ Selected at power-up by strap input (TEST) - TRI-STATE pins, selected at power-up by strap input (TRIS) - Power Supply - 3.3V supply operation - Separate pin pairs for main (V<sub>DD3</sub>) and standby (V<sub>SB3</sub>) power supplies - Backup battery input (V<sub>BAT</sub>) for SWC indications - Low standby power consumption - Very low power consumption from backup battery (less than 0.5 $\mu$ A) - Package - 128-pin PQFP ## 1.0 Signal/Pin Connection and Description #### 1.1 CONNECTION DIAGRAM | Pin | Pin Name | Pin | Pin Name | Pin | Pin Name | Pin | Pin Name | |-----|-----------------------------|-----|-----------------|-----|---------------------|-----|------------------------------------| | 1 | MCLK | 33 | SLCT | 65 | CLOCKI14 | 97 | V <sub>CORF</sub> | | 2 | MDAT | 34 | PE | 66 | HD_LED | 98 | V <sub>BAT</sub> | | 3 | KBCLK | 35 | BUSY_WAIT | 67 | PRIMARY_HD | 99 | SIOPME | | 4 | KBDAT | 36 | ACK | 68 | SECONDARY_HD | 100 | GPIOE16 | | 5 | GA20 | 37 | PD7 | 69 | SCSI | 101 | GPIOE14 | | 6 | $V_{DD3}$ | 38 | PD6 | 70 | REF5V/GPIOE10 | 102 | NC | | 7 | KBRST | 39 | PD5 | 71 | V <sub>SB5</sub> | 103 | SWD/GPIOE00 | | 8 | V <sub>SS</sub> | 40 | PD4 | 72 | REF5V_STBY/GPIOE11 | 104 | FANTACH3/GPIOE01 | | 9 | DSKCHG | 41 | PD3 | 73 | PCIRST_OUT | 105 | PCIRST_OUT3/<br>FANTACH4/GPIOE02 | | 10 | HDSEL | 42 | PD2 | 74 | PCIRST_OUT2/GPIOE12 | 106 | FANPWM1/GPIOE03 | | 11 | RDATA | 43 | PD1 | 75 | FPRST/GPIOE13 | 107 | V <sub>SB3</sub> | | 12 | WP | 44 | PD0 | 76 | V <sub>SB3</sub> | 108 | FANPWM2/GPIOE04 | | 13 | TRK0 | 45 | ERR | 77 | BKFD_CUT | 109 | FANPWM3/GPIOE05 | | 14 | WGATE | 46 | V <sub>SS</sub> | 78 | V <sub>SS</sub> | 110 | V <sub>SS</sub> | | 15 | WDATA | 47 | SLIN_ASTRB | 79 | LATCHED_BF_CUT | 111 | FANTACH1/GPIOE06 | | 16 | STEP | 48 | ĪNIT | 80 | GPIOE17 | 112 | FANTACH2/GPIOE07 | | 17 | DIR | 49 | $V_{DD3}$ | 81 | PS_ON | 113 | CC_DDCSCL/GPIOE13 | | 18 | DR0 | 50 | AFD_DSTRB | 82 | PWRGD_PS | 114 | 5V_DDCSCL/GPIOE11 | | 19 | MTR0 | 51 | STB_WRITE | 83 | CPU_PRESENT | 115 | CC_DDCSDA/GPIOE12 | | 20 | ĪNDEX | 52 | SMI | 84 | PWRGD_3V | 116 | 5V_DDCSDA/GPIOE10/<br>SATA_LED | | 21 | DRATE0 | 53 | SER_IRQ | 85 | SLP_S3 | 117 | GPO11/FLOCK/VsbStrap1 | | 22 | DENSEL | 54 | LDRQ | 86 | SLP_S5 | 118 | GPIOE00/RI2/IRTX | | 23 | DCD1 | 55 | PCI_CLK | 87 | SMB1_SCL | 119 | GPIOE01/SIN2/RI2 | | 24 | DSR1 | 56 | LFRAME | 88 | SMB2_SCL/HMSCL | 120 | GPIOE02/SOUT2/IRRX | | 25 | SIN1 | 57 | LAD3 | 89 | SMB1_SDA | 121 | GPIOE03/DSR2/SIN2 | | 26 | RTS1/TRIS | 58 | $V_{SS}$ | 90 | SMB2_SDA/HMSDA | 122 | GPO12/RTS2/SOUT2/<br>VddStrap1 | | 27 | SOUT1/TEST | 59 | LAD2 | 91 | GPIO15 | 123 | NC | | 28 | CTS1 | 60 | $V_{DD3}$ | 92 | RSMRST | 124 | GPIOE04/CTS2/DSR2 | | 29 | $V_{SS}$ | 61 | LAD1 | 93 | $V_{SB3}$ | 125 | GPO13/DTR_BOUT2/<br>RTS2/VddStrap2 | | 30 | DTR_BOUT1/BADDR/<br>XOR_OUT | 62 | LAD0 | 94 | GRN_LED | 126 | GPIOE05/DCD2/CTS2 | | 31 | $V_{\mathrm{DD3}}$ | 63 | PCI_RESET | 95 | YLW_LED | 127 | GPIOE06/IRRX/<br>DTR_BOUT2 | | 32 | RI1 | 64 | ĪDE_RSTDRV | 96 | $V_{SS}$ | 128 | GPIOE07/IRTX/DCD2 | ## 1.2 BUFFER TYPES AND SIGNAL/PIN DIRECTORY The signal DC characteristics of the pins described in Section 1.4 on page 12 are denoted by buffer type symbols, which are defined in Table 1 and described in further detail in Section 2.2 on page 24. Table 1. Buffer Types | Symbol | Description | | | | | | | |-------------------|---------------------------------------------------------------------------------------------|--|--|--|--|--|--| | IN <sub>T</sub> | Input, TTL compatible | | | | | | | | IN <sub>TS</sub> | Input, TTL compatible, with 250 mV Schmitt Trigger | | | | | | | | IN <sub>TS2</sub> | Input, TTL compatible, with 200 mV Schmitt Trigger | | | | | | | | IN <sub>TS4</sub> | Input, TTL compatible, with 400 mV Schmitt Trigger | | | | | | | | IN <sub>PCI</sub> | nput, PCI 3.3V compatible | | | | | | | | IN <sub>SM</sub> | nput, SMBus compatible | | | | | | | | IN <sub>ULR</sub> | Input, power, resistor protected (not characterized) | | | | | | | | AI | Input, analog (0-5.5V tolerant) | | | | | | | | O <sub>p/n</sub> | Output, TTL/CMOS compatible, push-pull buffer capable of sourcing $p$ mA and sinking $n$ mA | | | | | | | | $OD_n$ | Output, TTL/CMOS compatible, open-drain buffer capable of sinking n mA | | | | | | | | O <sub>PCI</sub> | Output, PCI 3.3V compatible, | | | | | | | | AO | Output, analog (0-5.5V tolerant) | | | | | | | | SW <sub>SM</sub> | Input/Output switch, SMBus compatible | | | | | | | | PWR | Power pin | | | | | | | | GND | Ground pin | | | | | | | # 1.3 PIN MULTIPLEXING Table 2 shows only multiplexed pins, their associated functional blocks and the configuration bits for the selection of the multiplexed options used in the PC8374L. Table 2. Pin Multiplexing Configuration | Pin | Default<br>Signal | Function<br>Block | Alternate Signal | Function<br>Block | Alternate<br>Signal | Function<br>Block | Configuration Select | Strap or<br>Wake-Up | Function<br>Block | |-----|-------------------|-------------------|------------------|-------------------|---------------------|-------------------|----------------------------------------------|------------------------|--------------------| | 26 | RTS1 | | | | | | | TRIS | | | 27 | SOUT1 | Serial<br>Port 1 | | | | | | TEST | Config<br>(Straps) | | 30 | DTR_BOUT1 | | XOR_OUT | Config | | | TEST (strap) | BADDR | ( | | 70 | REF5V | | GPIOE10 | | | | SIOCF4.nREF5V | GPIOE10 | | | 72 | REF5V_STBY | Glue | GPIOE11 | GPIO | | | SIOCF4.IIREF5V | GPIOE11 | SWC | | 74 | PCIRST_OUT2 | | GPIOE12 | | | | SIOCF4.nPCIRSTO2 | GPIOE12 | SVVC | | 75 | GPIOE13 | GPIO | FPRST | Glue | | | SIOCF4.FPRST | GPIOE13 | | | 105 | PCIRST_OUT3 | Glue | GPIOE02 | GPIO | FANTACH4 | НМ | SIOCF4.PCIRST_OUT3_DIS<br>AND SIOCF2.TACH4EN | GPIOE02 | swc | | 103 | SWD | НМ | GPIOE00 | GPIO | | | SIOCF4.nSWD | GPIOE00 | | | 104 | GPIOE01 | | FANTACH3 | | | | SIOCF2.TACH3EN | GPIOE01 | | | 106 | GPIOE03 | | FANPWM1 | | | | SIOCF3.PWM1EN | GPIOE03 | | | 108 | GPIOE04 | | FANPWM2 | | | | SIOCF3.PWM2EN | GPIOE04 | SWC | | 109 | GPIOE05 | GPIO | FANPWM3 | НМ | | | SIOCF3.PWM3EN | GPIOE05 | SVVC | | 111 | GPIOE06 | | FANTACH1 | | | | SIOCF2.TACH1EN | GPIOE06 | | | 112 | GPIOE07 | | FANTACH2 | | | | SIOCF2.TACH2EN | GPIOE07 | | | 113 | CC_DDCSCL | | GPIOE13 | | | | | GPIOE13 | | | 114 | 5V_DDCSCL | | GPIOE11 | | | | SIOCF2.GPIO03EN | GPIOE11 | | | 115 | CC_DDCSDA | Glue | GPIOE12 | GPIO | | | | GPIOE12 | | | 116 | 5V_DDCSDA | | GPIOE10 | | SATA_LED | Glue | SIOCF2.GPIO03EN AND<br>SIOCF3.SATALEDEN | GPIOE10 | | | 117 | GPO11 | GPIO | FLOCK | Glue <sup>1</sup> | | | | VsbStrap1 <sup>2</sup> | Strap | Table 2. Pin Multiplexing Configuration (Continued) | Pin | Default<br>Signal | Function<br>Block | Alternate Signal | Function<br>Block | Alternate<br>Signal | Function<br>Block | Configuration Select | Strap or<br>Wake-Up | Function<br>Block | |-----|-------------------|-------------------|------------------|-------------------|---------------------|-------------------|-------------------------------------------------------|------------------------|--------------------| | 118 | GPIOE00 | | RI2 | | IRTX | I | SIOCF3.373COMP AND<br>SIOCF3.SP2EN AND<br>SIOCF3.IREN | RI2 | SWC | | 119 | GPIOE01 | | SIN2 | | RI2 | Serial<br>Port 2 | SIOCF3.373COMP AND<br>SIOCF3.SP2EN | RI2 | | | 120 | GPIOE02 | | SOUT2 | Serial<br>Port 2 | IRRX | InfraRed | SIOCF3.373COMP AND<br>SIOCF3.SP2EN AND<br>SIOCF3.IREN | | | | 121 | GPIOE03 | | DSR2 | | SIN2 | | | | | | 122 | GPO12 | GPIO | RTS2 | | SOUT2 | | | VddStrap1 <sup>3</sup> | Config<br>(Straps) | | 124 | GPIOE04 | | CTS2 | | DSR2 | | SIOCF3.373COMP AND<br>SIOCF3.SP2EN | | | | 125 | GPO13 | | DTR_BOUT2 | | RTS2 | Serial<br>Port 2 | 3.0 3. 3.3. 12. 1 | VddStrap2 <sup>4</sup> | Config<br>(Straps) | | 126 | GPIOE05 | | DCD2 | | CTS2 | | | | | | 127 | GPIOE06 | | IRRX | | DTR_BOUT2 | | SIOCF3.373COMP AND | | | | 128 | GPIOE07 | | IRTX | InfraRed | DCD2 | | SIOCF3.SP2EN AND<br>SIOCF3.IREN | | | - 1. FLOCK functionality is achieved by controlling GPIOE11 and enabling the corresponding event routing to SMI. - V<sub>SB</sub> strap input. Reserved for National use. V<sub>DD</sub> strap input. Reserved for National use. Will be used for PC8374T. Will be used for PC8374T. The following table shows the selection of GPIOs on their respective pins: Table 3. GPIO Selection on Pins | GPIO | | Co | nfiguration E | Bits | | Selected<br>On Pin | Comments | |---------|----------|----------|---------------|----------|----------|--------------------|----------| | GPIOE00 | SIOCF4.7 | SIOCF3.0 | SIOCF3.1 | SIOCF3.2 | | | | | | 0 | Х | 0 | 0 | | 118 | Default | | | 0 | | 1 | | | None | | | | 1 | | 0 | | | Undefined | | | | 1 | | 1 | | | 103 | | | | 0 | 0 | Х | 1 | | 118 | | | | 0 | 1 | | | | None | | | | 1 | 0 | | | | Undefined | | | | 1 | 1 | | | | 103 | | | GPIOE01 | SIOCF2.1 | SIOCF3.1 | | | | | | | | 0 | 0 | | | | 104 | Default | | | 0 | 1 | | | | 104 | | | | 1 | 0 | | | | 119 | | | | 1 | 1 | | | | None | | | GPIOE02 | SIOCF4.6 | SIOCF2.2 | SIOCF3.0 | SIOCF3.1 | SIOCF3.2 | | | | | 0 | Х | Х | 0 | 0 | 120 | Default | | | 0 | Х | | 1 | | None | | | | 1 | 0 | | 0 | | 105 | | | | 1 | 0 | | 1 | | 105 | | | | 1 | 1 | | 0 | | 120 | | | | 1 | 1 | | 1 | | None | | | | 0 | Х | 0 | X | 1 | 120 | | | | 0 | Х | 1 | | | None | | | | 1 | 0 | 0 | | | 105 | | | | 1 | 0 | 1 | | | 105 | | | | 1 | 1 | 0 | | | 120 | | | | 1 | 1 | 1 | | | None | | | GPIOE03 | SIOCF3.5 | SIOCF3.1 | | | | | | | | 0 | 0 | | | | 106 | Default | | | 0 | 1 | | | | 106 | | | | 1 | 0 | | | | 121 | | | | 1 | 1 | | | | None | | Table 3. GPIO Selection on Pins | GPIO | | Co | nfiguration B | Bits | | Selected<br>On Pin | Comments | |---------|----------|----------|---------------|----------|-----|--------------------|----------| | GPIOE04 | SIOCF3.6 | SIOCF3.1 | | | | | | | | 0 | 0 | | | | 108 | Default | | | 0 | 1 | | | | 108 | | | | 1 | 0 | | | | 124 | | | | 1 | 1 | | | | None | | | GPIOE05 | SIOCF3.7 | SIOCF3.1 | | | | | | | | 0 | 0 | | | | 109 | Default | | | 0 | 1 | | | | 109 | | | | 1 | 0 | | | | 126 | | | | 1 | 1 | | | | None | | | GPIOE06 | SIOCF2.4 | SIOCF3.0 | SIOCF3.1 | SIOCF3.2 | | | | | | 0 | 0 | Х | 0 | | 111 | Default | | | 0 | 1 | | | | 111 | | | | 1 | 0 | | | | 127 | | | | 1 | 1 | | | | None | | | | 0 | Х | 0 | 1 | | 111 | | | | 0 | | 1 | | | 111 | | | | 1 | | 0 | | | 127 | | | | 1 | | 1 | | | None | | | GPIOE07 | SIOCF2.5 | SIOCF3.0 | SIOCF3.1 | SIOCF3.2 | | | | | | 0 | 0 | Х | 0 | | 112 | Default | | | 0 | 1 | | | | 112 | | | | 1 | 0 | | | | 128 | | | | 1 | 1 | | | Ī | None | | | | 0 | Х | 0 | 1 | | 112 | | | | 0 | | 1 | | ļ l | 112 | | | | 1 | | 0 | | | 128 | | | | 1 | | 1 | | | None | | | GPIOE10 | SIOCF3.4 | SIOCF2.0 | SIOCF4.5 | | | | | | | 0 | 0 | 0 | | | None | Default | | | | 0 | 1 | | | 70 | | | | | 1 | 0 | | | 116 | | | | | 1 | 1 | | | Undefined | | | | 1 | Х | 0 | | | None | | | | | Х | 1 | | | 70 | | Table 3. GPIO Selection on Pins | GPIO | | Co | onfiguration E | Bits | Selected<br>On Pin | Comments | |----------|----------|----------|----------------|-----------|--------------------|----------| | GPIOE11, | SIOCF2.0 | SIOCF4.5 | | | | | | GPO11 | 0 | 0 | | | 117 | Default | | | 0 | 1 | | | 72 | | | | 1 | 0 | | | 114 | | | | 1 | 1 | | | Undefined | | | GPIOE12, | SIOCF2.0 | SIOCF3.1 | SIOCF4.4 | | | | | GPO12 | 0 | 0 | 0 | | 122 | Default | | | 0 | Х | 1 | | 74 | | | | 0 | 1 | 0 | | None | | | | 1 | Х | 0 | | 115 | | | | 1 | X | 1 | | Undefined | | | GPIOE13, | SIOCF2.0 | SIOCF3.1 | SIOCF4.3 | VsbStrap1 | | | | GPO13 | 0 | Χ | 0 | 1 | 75 | Default | | | 0 | 0 | 1 | X | 125 | | | | 0 | 1 | 1 | Х | None | | | | 1 | Χ | Х | Х | 113 | | ## 1.4 DETAILED SIGNAL/PIN DESCRIPTIONS This section describes all signals of the PC8374L device. The signals are organized by functional group. #### 1.4.1 LPC Interface | Signal | Pin(s) | I/O | Buffer Type | Power Well | Description | |-------------|----------------|-----|-------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LAD3-0 | 57,59<br>61,62 | I/O | IN <sub>PCI</sub> /O <sub>PCI</sub> | V <sub>DD3</sub> | LPC Address-Data. Multiplexed command, address bi-directional data and cycle status. | | PCI_CLK | 55 | ı | IN <sub>PCI</sub> | $V_{DD3}$ | LPC Clock. PCI clock used for the LPC bus (up to 33 MHz). | | LFRAME | 56 | I | IN <sub>PCI</sub> | $V_{DD3}$ | <b>LPC Frame.</b> Low pulse indicates the beginning of a new LPC cycle or termination of a broken cycle. | | LDRQ | 54 | 0 | O <sub>PCI</sub> | $V_{DD3}$ | LPC DMA Request. Encoded DMA request for LPC interface. | | PCI_RESET | 63 | I | IN <sub>PCI</sub> | V <sub>DD3</sub> | <b>LPC Reset.</b> PCI system reset used for the LPC bus (Hardware Reset). | | SER_IRQ | 53 | I/O | IN <sub>PCI</sub> /O <sub>PCI</sub> | V <sub>DD3</sub> | <b>Serial IRQ.</b> The interrupt requests are serialized over a single pin, where each IRQ level is delivered during a designated time slot. | | SMI | 52 | 0 | OD <sub>6</sub> | V <sub>DD3</sub> | <b>System Management Interrupt.</b> Active (low) level indicates that an SMI occurred. External pull-up resistor to V <sub>DD3</sub> is required. | | PCIRST_OUT | 73 | 0 | O <sub>14/14</sub> | V <sub>SB3</sub> | <b>PCI Reset Output.</b> PCI system reset. $\overline{\text{PCIRST\_OUT}}$ is a buffered copy of $\overline{\text{PCI\_RESET}}$ when $V_{DD3}$ is on, and it is held at low level when $V_{DD3}$ is off. | | PCIRST_OUT2 | 74 | 0 | O <sub>14/14</sub> | V <sub>SB3</sub> | PCI Reset Output 2. PCI system reset (same behavior as PCIRST_OUT above). | | PCIRST_OUT3 | 105 | 0 | O <sub>14/14</sub> | V <sub>DD3</sub> | PCI Reset Output 3. PCI system reset (same behavior as PCIRST_OUT). | | IDE_RSTDRV | 64 | 0 | OD <sub>6</sub> | V <sub>DD3</sub> | <b>IDE Reset Output.</b> IDE drive reset. $\overline{\text{IDE}}_{-}$ RSTDRV is a buffered copy of PCI_RESET or PWRGD_PS (see TBD) when V <sub>DD3</sub> is on, and it is floating when V <sub>DD3</sub> is off. | # 1.4.2 Serial Port 1 and Serial Port 2 (UART1 and UART2) | Signal | Pin(s) | I/O | Buffer Type | Power Well | Description | | | |-----------|---------------|-----|------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | CTS1 | 28 | I | IN <sub>TS</sub> | V <sub>DD3</sub> | Clear to Send. When low, indicates that the modem or other data | | | | CTS2 | 124 or<br>126 | I | IN <sub>TS</sub> | V <sub>DD3</sub> | transfer device is ready to exchange data. | | | | DCD1 | 23 | I | IN <sub>TS</sub> | V <sub>DD3</sub> | Data Carrier Detected. When low, indicates that the modem or | | | | DCD2 | 126 or<br>128 | I | IN <sub>TS</sub> | V <sub>DD3</sub> | other data transfer device has detected the data carrier. | | | | DSR1 | 24 | ı | IN <sub>TS</sub> | V <sub>DD3</sub> | Data Set Ready. When low, indicates that the data transfer | | | | DSR2 | 121 or<br>124 | I | IN <sub>TS</sub> | V <sub>DD3</sub> | device, e.g., modem, is ready to establish a communications link. | | | | DTR_BOUT1 | 30 | 0 | O <sub>4/8</sub> | V <sub>DD3</sub> | Data Terminal Ready. When low, indicates to the modem or | | | | DTR_BOUT2 | 125 or<br>127 | 0 | O <sub>4/8</sub> | V <sub>DD3</sub> | other data transfer device that the UART is ready to establish a communications link. After a system reset, these pins provide the DTR function and set these signals to inactive high. Loopback operation holds them inactive. | | | | | | | | | <b>Baud Output.</b> Provides the associated serial channel baud rate generator output signal if test mode is selected, i.e., bit 7 of EXCR1 register is set. | | | | Signal | Pin(s) | I/O | Buffer Type | Power Well | Description | | | | | | |--------|---------------|-----|------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | RI1 | 32 | I | IN <sub>TS</sub> | V <sub>DD3</sub> | Ring Indicator. When low, indicates that a telephone ring signa | | | | | | | RI2 | 118 or<br>119 | I | IN <sub>TS</sub> | V <sub>DD3</sub> | was received by the modem. These pins are monitored during V <sub>DD</sub> power-off for wake-up event detection. | | | | | | | RTS1 | 26 | 0 | O <sub>4/8</sub> | V <sub>DD3</sub> | Request to Send. When low, indicates to the modem or other | | | | | | | RTS2 | 122 or<br>125 | 0 | O <sub>4/8</sub> | V <sub>DD3</sub> | data transfer device that the corresponding UART is ready to exchange data. A system reset sets these signals to inactive high, and loopback operation holds them inactive. | | | | | | | SIN1 | 25 | I | IN <sub>TS</sub> | V <sub>DD3</sub> | Serial Input. Receives composite serial data from the | | | | | | | SIN2 | 119 or<br>121 | I | IN <sub>TS</sub> | V <sub>DD3</sub> | communications link (peripheral device, modem or other data transfer device). | | | | | | | SOUT1 | 27 | 0 | O <sub>4/8</sub> | V <sub>DD3</sub> | Serial Output. Sends composite serial data to the | | | | | | | SOUT2 | 120 or<br>122 | 0 | O <sub>4/8</sub> | V <sub>DD3</sub> | communications link (peripheral device, modem or other data transfer device). These signals are set active high after a system reset. | | | | | | ## 1.4.3 InfraRed Port | Signal | Pin(s) | 1/0 | Buffer Type | Power Well | Description | |--------|---------------|-----|-------------------|------------------|-------------------------------------------------| | IRRX | 127 or<br>120 | I | IN <sub>TS</sub> | V <sub>DD3</sub> | InfraRed Receive. InfraRed serial input data. | | IRTX | 128 or<br>118 | 0 | O <sub>6/12</sub> | V <sub>DD3</sub> | InfraRed Transmit. InfraRed serial output data. | ## 1.4.4 Parallel Port | Signal | Pin(s) | 1/0 | Buffer Type | Power Well | Description | |-----------|--------|-----|---------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ACK | 36 | I | IN <sub>T</sub> | V <sub>DD3</sub> | Acknowledge. Pulsed low by the printer to indicate that it has received data from the parallel port. | | AFD_DSTRB | 50 | 0 | OD <sub>14</sub> , O <sub>14/14</sub> | V <sub>DD3</sub> | $\overline{\mbox{AFD}}$ - <b>Automatic Feed.</b> When low, instructs the printer to automatically feed a line after printing each line. This pin is in TRI-STATE after a 0 is loaded into the corresponding control register bit. An external 4.7 K $\Omega$ pull-up resistor must be connected to this pin. | | | | | | | DSTRB - Data Strobe (EPP). Active low; used in EPP mode to denote a data cycle. When the cycle is aborted, DSTRB becomes inactive (high). | | BUSY_WAIT | 35 | I | IN <sub>T</sub> | V <sub>DD3</sub> | Busy. Set high by the printer when it cannot accept another character. Wait. In EPP mode, the parallel port device uses this active low signal to extend its access cycle. | | ERR | 45 | ı | IN <sub>T</sub> | V <sub>DD3</sub> | Error. Set active low by the printer when it detects an error. | | ĪNIT | 48 | 0 | OD <sub>14</sub> , O <sub>14/14</sub> | V <sub>DD3</sub> | Initialize. When low, initializes the printer. This signal is in TRI-STATE after a 1 is loaded into the corresponding control register bit. An external 4.7 K $\Omega$ pull-up resistor must be connected to this pin. | | PD7-0 | 37-44 | I/O | IN <sub>T</sub> /O <sub>14/14</sub> | V <sub>DD3</sub> | Parallel Port Data. Transfers data to and from the peripheral data bus and the appropriate parallel port data register. These signals have a high current drive capability. | | PE | 34 | I | IN <sub>T</sub> | V <sub>DD3</sub> | Paper End. Set high by the printer when it is out of paper. This pin has an internal weak pull-up or pull-down resistor. | | Signal | Pin(s) | 1/0 | Buffer Type | Power Well | Description | |------------|--------|-----|---------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SLCT | 33 | I | IN <sub>T</sub> | V <sub>DD3</sub> | <b>Select.</b> Set active high by the printer when the printer is selected. | | SLIN_ASTRB | 47 | 0 | OD <sub>14</sub> , O <sub>14/14</sub> | V <sub>DD3</sub> | SLIN - Select Input. When low, selects the printer. This signal is in TRI-STATE after a 0 is loaded into the corresponding control register bit. An external 4.7 KΩ pull-up resistor must be connected to this pin. ASTRB - Address Strobe (EPP). Active low, used in EPP mode to denote an address or data cycle. When the cycle is aborted, ASTRB becomes inactive (high). | | STB_WRITE | 51 | 0 | OD <sub>14</sub> , O <sub>14/14</sub> | V <sub>DD3</sub> | STB - Data Strobe. When low, Indicates to the printer that valid data is available at the printer port. This signal is in TRI-STATE after a 0 is loaded into the corresponding control register bit. An external 4.7 KΩ pull-up resistor must be connected to this pin. WRITE - Write Strobe. Active low, used in EPP mode to denote an address or data cycle. When the cycle is aborted, WRITE becomes inactive (high). | # 1.4.5 Floppy Disk Controller (FDC) | Signal | Pin(s) | 1/0 | Buffer Type | Power Well | Description | |--------|--------|-----|------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | DENSEL | 22 | 0 | OD <sub>12</sub> O <sub>6/12</sub> | V <sub>DD3</sub> | <b>Density Select.</b> Indicates that a high FDC density data rate (500 Kbps, 1 Mbps or 2 Mbps) or a low density data rate (250 or 300 Kbps) is selected. | | DIR | 17 | 0 | OD <sub>12</sub> O <sub>6/12</sub> | V <sub>DD3</sub> | <b>Direction.</b> Determines the direction of the Floppy Disk Drive (FDD) head movement (active = step in; inactive = step out) during a seek operation. | | DR0 | 18 | 0 | OD <sub>12</sub> O <sub>6/12</sub> | V <sub>DD3</sub> | <b>Drive Select.</b> Active low signal controlled by bit 0 of the Digital Output Register (DOR). | | DRATE0 | 21 | 0 | OD <sub>12</sub> O <sub>6/12</sub> | V <sub>DD3</sub> | <b>Data Rate.</b> Reflects the value of bit 0 of either Configuration Control Register (CCR) or Data Rate Select Register (DSR), whichever was written to last. | | DSKCHG | 9 | I | IN <sub>TS</sub> | V <sub>DD3</sub> | Disk Change. Indicates that the drive door was opened. | | HDSEL | 10 | 0 | OD <sub>12</sub> O <sub>6/12</sub> | V <sub>DD3</sub> | <b>Head Select.</b> Selects which side of the FDD is accessed. Active (low) selects side 1; inactive selects side 0. | | INDEX | 20 | I | IN <sub>TS</sub> | V <sub>DD3</sub> | Index. Indicates the beginning of an FDD track. | | MTR0 | 19 | 0 | OD <sub>12</sub> O <sub>6/12</sub> | V <sub>DD3</sub> | <b>Motor Select.</b> Active low motor enable signal for drive 0, controlled by bit D4 of the Digital Output Register (DOR). | | RDATA | 11 | I | IN <sub>TS</sub> | V <sub>DD3</sub> | Read Data. Raw serial input data stream read from the FDD. | | STEP | 16 | 0 | OD <sub>12</sub> O <sub>6/12</sub> | V <sub>DD3</sub> | <b>Step.</b> Issues pulses to the disk drive at a software programmable rate to move the head during a seek operation. | | TRK0 | 13 | I | IN <sub>TS</sub> | V <sub>DD3</sub> | <b>Track 0.</b> Indicates to the controller that the head of the selected floppy disk drive is at track 0. | | WDATA | 15 | 0 | OD <sub>12</sub> O <sub>6/12</sub> | V <sub>DD3</sub> | <b>Write Data.</b> Carries out the pre-compensated serial data that is written to the FDD. Pre-compensation is software selectable. | | Signal | Pin(s) | I/O | Buffer Type | Power Well | Description | |--------|--------|-----|------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WGATE | 14 | 0 | OD <sub>12</sub> O <sub>6/12</sub> | 220 | Write Gate. Enables the write circuitry of the selected FDD. WGATE is designed to prevent glitches during power-up and power-down. This prevents writing to the disk when power is cycled. | | WP | 12 | I | IN <sub>TS</sub> | 003 | Write Protected. Indicates that the disk in the selected drive is write protected. | # 1.4.6 Keyboard and Mouse Controller (KBC) | Signal | Pin(s) | I/O | Buffer Type | Power Well | Description | |--------|--------|-----|--------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | KBCLK | 3 | I/O | IN <sub>TS</sub> /OD <sub>14</sub> | V <sub>DD3</sub> | <b>Keyboard Clock.</b> Keyboard clock signal. External pull-up resistor is required for PS/2 compliance. This pin is monitored during $V_{DD3}$ power-off for wake-up event detection. | | KBDAT | 4 | I/O | IN <sub>TS</sub> /OD <sub>14</sub> | V <sub>DD3</sub> | <b>Keyboard Data.</b> Keyboard data signal. External pull-up resistor is required for PS/2 compliance. This pin is monitored during $V_{DD3}$ power-off for wake-up event detection. | | MCLK | 1 | I/O | IN <sub>TS</sub> /OD <sub>14</sub> | V <sub>DD3</sub> | <b>Mouse Clock.</b> Mouse clock signal. External pull-up resistor is required for PS/2 compliance. This pin is monitored during $V_{DD3}$ power-off for wake-up event detection. | | MDAT | 2 | I/O | IN <sub>TS</sub> /OD <sub>14</sub> | V <sub>DD3</sub> | <b>Mouse Data.</b> Mouse data signal. External pull-up resistor is required for PS/2 compliance. This pin is monitored during $V_{DD3}$ power-off for wake-up event detection. | | KBRST | 7 | I/O | IN <sub>T</sub> /OD <sub>8</sub> ,<br>O <sub>4/8</sub> | V <sub>DD3</sub> | KBD Reset. Keyboard reset (P20) quasi-bidirectional output. | | GA20 | 5 | I/O | IN <sub>T</sub> /OD <sub>8</sub> ,<br>O <sub>4/8</sub> | V <sub>DD3</sub> | Gate A20. KBC gate A20 (P21) quasi-bidirectional output. | # 1.4.7 General-Purpose I/O (GPIO) | Signal | Pin(s) | 1/0 | Buffer Type | Power Well | Description | |------------------------|-----------------------------|-----|------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPIOE00 | 103 | | IN <sub>TS</sub> /<br>OD <sub>8</sub> , O <sub>4/8</sub> | V <sub>SB3</sub> | General-Purpose I/O Ports. Each pin is configured independently as input or I/O, with or without static pull-up (and some also with or without static pull-down) and with either | | | 118 | | IN <sub>TS</sub> /<br>OD <sub>12</sub> , O <sub>6/12</sub> | V <sub>DD3</sub> | open-drain or push-pull output type. These pins have event detection capability to generate a wake-up event or an interrupt. Note: When using GPIOE10-12 on pins 70, 72, 74 check | | GPIOE01-06 | 104-106,<br>108-109,<br>111 | | IN <sub>TS</sub> / | V <sub>SB3</sub> | that their respective default functions fit the system usage of those GPIOs. Failure to do so may result in irreversible damage to the chip. | | | 119-121,<br>124,<br>126-127 | | OD <sub>8</sub> , O <sub>4/8</sub> | V <sub>DD3</sub> | | | GPIOE07 | 112 | I/O | IN <sub>TS</sub> /<br>OD <sub>8</sub> , O <sub>4/8</sub> | V <sub>SB3</sub> | | | | 128 | | IN <sub>TS</sub> /<br>OD <sub>12</sub> , O <sub>6/12</sub> | V <sub>DD3</sub> | | | GPIOE10-13 | 116, 114,<br>115, 113 | | IN <sub>TS2</sub> /<br>OD <sub>6</sub> , O <sub>3/6</sub> | | | | | 70, 72,<br>74, 75 | | IN <sub>TS</sub> / | | | | GPIOE14,<br>GPIOE16-17 | 101, 100,<br>80 | | OD <sub>8</sub> , O <sub>4/8</sub> | V <sub>SB3</sub> | | | GPIO15 | 91 | | IN <sub>TS</sub> /<br>OD <sub>8</sub> , O <sub>4/8</sub> | | <b>General-Purpose I/O Port.</b> This pin is configured independently as input or I/O with or without static pull-up and with either open-drain or push-pull output type. | | GPO11 | 117 | | OD <sub>8</sub> , O <sub>4/8</sub> | | General-Purpose Output Port. This pin is configured | | GPO12-13 | 122, 125 | 0 | | V <sub>DD3</sub> | independently as output, with or without static pull-up and with either open-drain or push-pull output type. | # 1.4.8 Health Management (HM) | Signal | Pin(s) | I/O | Buffer Type | Power Well | Description | |------------|-------------------------|-----|-------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | SWD | 103 | I/O | IN <sub>SM</sub> /OD <sub>6</sub> | V <sub>SB3</sub> | <b>SensorPath Data.</b> Bidirectional, SensorPath Data interface signal to LMxx sensor device(s). An internal pull-up for this pin is optional. | | HMSCL | 88 | I/O | IN <sub>SM</sub> /OD <sub>6</sub> | V <sub>SB3</sub> | Health Management SMBus Serial Clock. Serial clock signal. External pull-up resistor to the 3.3V supply is required. | | HMSDA | 90 | I/O | IN <sub>SM</sub> /OD <sub>6</sub> | V <sub>SB3</sub> | <b>Health Management SMBus Serial Data.</b> Serial data signal. External pull-up resistor to the 3.3V supply is required. | | FANTACH1-4 | 111,<br>112,<br>104,105 | I | IN <sub>TS</sub> | V <sub>DD</sub> | Fan Inputs. Used to feed the fan's tachometer pulse to the Fan Speed Monitor. | | FANPWM1-3 | 106,<br>108,<br>109 | 0 | OD <sub>12</sub> ,O <sub>6/12</sub> | V <sub>DD</sub> | <b>Fan Outputs.</b> Pulse Width Modulation (PWM) signals, used to control the speed of cooling fans by controlling the voltage supplied to the fan motors. | # 1.4.9 System Wake-Up Control (SWC) | Signal | Pin(s) | I/O | Buffer Type | Power Well | Description | |------------------------|---------------------------------|-----|------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPIOE00-07 | 103-106,<br>108-109,<br>111-112 | | INI | V <sub>SB3</sub> | Wake-Up Inputs. Generates a wake-up event. These pins have programmable debouncing. When GPIOE functionality of a pin is not required, the internal pull-up resistor must be | | | 118-121,<br>124,<br>126-128 | | IN <sub>TS</sub> | V <sub>DD3</sub> | enabled to allow the pin to be left floating. | | GPIOE10-13 | 116, 114,<br>115, 113 | I | IN <sub>TS2</sub> | | | | | 70, 72,<br>74, 75 | | IN <sub>TS</sub> | V <sub>SB3</sub> | | | GPIOE14,<br>GPIOE16-17 | 101, 100,<br>80 | | INTS | | | | RI1<br>RI2 | 32,<br>118 or<br>119 | I | IN <sub>TS</sub> | V <sub>SB3</sub> | <b>Ring Indicator Wake-Up.</b> When low, generates a wake-up event, indicating that a telephone ring signal was received by the modem. | | KBCLK | 3 | I | IN <sub>TS</sub> | V <sub>SB3</sub> | Keyboard Clock Wake-Up. Generates a wake-up event, when a specific keyboard sequence is detected. | | KBDAT | 4 | I | IN <sub>TS</sub> | V <sub>SB3</sub> | <b>Keyboard Data Wake-Up.</b> Generates a wake-up event, when a specific keyboard sequence is detected. | | MCLK | 1 | I | IN <sub>TS</sub> | V <sub>SB3</sub> | <b>Mouse Clock Wake-Up.</b> Generates a wake-up event, when a specific mouse action is detected. | | MDAT | 2 | I | IN <sub>TS</sub> | V <sub>SB3</sub> | Mouse Data Wake-Up. Generates a wake-up event, when a specific mouse action is detected. | | SIOPME | 99 | 0 | OD <sub>8</sub> , O <sub>4/8</sub> | V <sub>SB3</sub> | <b>Power Management Event (SCI).</b> Active level indicates that a wake-up event occurred, causing the system to exit its current sleep state. This signal has programmable polarity (default is active low). | | SLP_S3,<br>SLP_S5 | 85,<br>86 | I | IN <sub>TS4</sub> | V <sub>SB3</sub> | Sleep States 3 to 5. Active (low) level indicates the system is in one of the sleep states S3 or S5. These signals are generated by an external ACPI controller. | | YLW_LED,<br>GRN_LED | 95, 94 | 0 | OD <sub>24</sub> | V <sub>SB3</sub> | <b>Power LEDs.</b> Yellow and green LED drivers. Each indicates the Main power status or blinks under software control. | # 1.4.10 Clocks | Signal | Pin(s) | I/O | Buffer Type | Power Well | Description | |----------|--------|-----|------------------|------------|------------------------------------------------------------------------------------------------------------------------| | CLOCKI14 | 65 | I | IN <sub>TS</sub> | | <b>High-Frequency Clock Input.</b> 14.31818 MHz clock for the onchip, 48 MHz Clock Generator (for the Legacy modules). | # 1.4.11 Glue Functions | Signal | Pin(s) | 1/0 | Buffer Type | Power Well | Description | |--------------------|--------|-----|--------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REF5V | 70 | 0 | AO | V <sub>SB3</sub> | | | REF5V_STBY | 72 | 0 | AO | V <sub>SB3</sub> | Standby Highest Active Supply, Reference Output. Reference voltage equal to the highest voltage between $V_{SB5}$ and $V_{SB3}$ . External pull-up resistor to $V_{SB5}$ is required. | | PS_ON | 81 | 0 | OD <sub>6</sub> | V <sub>SB3</sub> | | | PWRGD_PS | 82 | ı | IN <sub>TS4</sub> | V <sub>SB3</sub> | Power Good Signal from the Power Supply. Active level indicates the Main power supply voltage is valid. | | PWRGD_3V | 84 | 0 | O <sub>3/6</sub> | V <sub>SB3</sub> | Power Good Output. Active level indicates: Main supply voltage is valid and the reset button is not pressed. | | CPU_PRESENT | 83 | ı | IN <sub>TS4</sub> | V <sub>SB3</sub> | CPU Present. Active (low) level indicates a processor is currently plugged in. | | BKFD_CUT | 77 | 0 | OD <sub>6</sub> | V <sub>SB3</sub> | <b>Backfeed-Cut Control.</b> Power distribution control (when switching between main and standby regulators) for system transition into and out of the S3 sleep state. External pull-up resistor to V <sub>DD5</sub> is required. | | LATCHED_BF_<br>CUT | 79 | 0 | O <sub>14/14</sub> | V <sub>SB3</sub> | Latched Backfeed-Cut. Power distribution control (when switching between main and standby regulators) for system transition into and out of the S5 sleep state. | | FPRST | 75 | I | IN <sub>TS4</sub> | V <sub>SB3</sub> | Front Panel Reset. Active (low) level indicates that the reset button on the front panel is pressed. | | V <sub>SB5</sub> | 71 | I | Al | V <sub>SB3</sub> | Standby 5V Power Supply. Used for Resume Reset generation (Range: 0-5.5V, Backdrive protected). | | RSMRST | 92 | 0 | O <sub>3/6</sub> | V <sub>SB3</sub> | <b>Resume Reset.</b> Power-Up reset signal based on the V <sub>SB5</sub> supply voltage. | | PRIMARY_HD | 67 | I | IN <sub>TS4</sub> | V <sub>DD3</sub> | <b>Primary Drive.</b> Active (low) level indicates that the primary IDE drive is active. | | SECONDARY_HD | 68 | I | IN <sub>TS4</sub> | V <sub>DD3</sub> | Secondary Drive. Active (low) level indicates that the secondary IDE drive is active. | | SCSI | 69 | I | IN <sub>TS4</sub> | V <sub>DD3</sub> | SCSI Drive. Active (low) level indicates that the SCSI drive is active. | | SATA_LED | 116 | I | IN <sub>TS4</sub> | V <sub>DD3</sub> | <b>Serial ATA Drive.</b> Active (low) level indicates that the S-ATA drive is active. | | HD_LED | 66 | 0 | OD <sub>12</sub> | V <sub>DD3</sub> | <b>Hard Drive LED.</b> Red LED driver. When low, indicates that at least one drive is active. | | CC_DDCSCL | 113 | I/O | SW <sub>SM</sub> | V <sub>SB3</sub> | Chipset Cluster (2.5V or 3.3V) Level DDC Serial Clock. SMBus serial clock signal with 2.5V or 3.3V logic levels for Data Display Channel interface. External pull-up resistor to V <sub>DD3</sub> or 2.5V is required. | | Signal | Pin(s) | 1/0 | Buffer Type | Power Well | Description | |-----------|--------|-----|------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5V_DDCSCL | 114 | I/O | SW <sub>SM</sub> | V <sub>SB3</sub> | <b>5V Level DDC Serial Clock.</b> SMBus serial clock signal with 5V logic levels for VGA monitor interface. External pull-up resistor to V <sub>DD5</sub> is required. | | CC_DDCSDA | 115 | I/O | SW <sub>SM</sub> | V <sub>SB3</sub> | Chipset Cluster (2.5V or 3.3V) Level DDC Serial Data. SMBus serial data signal with 2.5V or 3.3V logic levels for Data Display Channel interface. External pull-up resistor to V <sub>DD3</sub> or 2.5V is required. | | 5V_DDCSDA | 116 | I/O | SW <sub>SM</sub> | V <sub>SB3</sub> | <b>5V Level DDC Serial Data.</b> SMBus serial data signal with 5V logic levels for VGA monitor interface. External pull-up resistor to V <sub>DD5</sub> is required. | | SMB1_SCL | 87 | I/O | SW <sub>SM</sub> | V <sub>SB3</sub> | <b>Bus 1 Serial Clock.</b> Serial clock signal of SMBus 1 (3.3V logic levels). External pull-up resistor to the 3.3V supply is required. | | SMB2_SCL | 88 | I/O | SW <sub>SM</sub> | V <sub>SB3</sub> | <b>Bus 2 Serial Clock.</b> Serial clock signal of SMBus 2 (3.3V logic levels). External pull-up resistor to the 3.3V supply is required. | | SMB1_SDA | 89 | I/O | SW <sub>SM</sub> | V <sub>SB3</sub> | <b>Bus 1 Serial Data.</b> Serial data signal of SMBus 1 (3.3V logic levels). External pull-up resistor to the 3.3V supply is required. | | SMB2_SDA | 90 | I/O | SW <sub>SM</sub> | V <sub>SB3</sub> | <b>Bus 2 Serial Data.</b> Serial data signal of SMBus 2 (3.3V logic levels). External pull-up resistor to the 3.3V supply is required. | | FLOCK | 117 | 0 | O <sub>4/8</sub> | V <sub>DD3</sub> | Flash Lock. Write protect control for firmware hub device. | # 1.4.12 Configuration Straps and Testing | Signal | Pin(s) | 1/0 | Buffer Type | Power Well | Description | |-----------|--------|-----|------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BADDR | 30 | I | IN <sub>TS</sub> | V <sub>DD3</sub> | Base Address. Sampled at $V_{DD}$ Power-Up reset to determine the base address of the configuration Index-Data register pair, as follows: - No pull-down resistor (default) - 2Eh-2Fh - 10 $K\Omega^1$ external pull-down resistor - 4Eh-4Fh The external pull-down resistor must be connected to $V_{SS}$ . | | VsbStrap1 | 117 | I | IN <sub>TS</sub> | V <sub>SB3</sub> | Vsb Strap 1. Reserved strap input function for National use. | | VddStrap1 | 122 | I | IN <sub>TS</sub> | V <sub>DD3</sub> | Vdd Strap 1. Reserved strap input function for National use. Will be used for PC8374T. | | VddStrap2 | 125 | I | IN <sub>TS</sub> | V <sub>DD3</sub> | Vdd Strap 2. Reserved strap input function for National use. Will be used for PC8374T. | | TRIS | 26 | I | IN <sub>TS</sub> | V <sub>DD3</sub> | <b>TRI-STATE Device.</b> Sampled at $V_{DD}$ Power-Up reset to force the device to float all its output and I/O pins. No pull-down resistor (default) - normal pin operation – 10 $K\Omega^1$ external pull-down resistor - floating device pins – The external pull-down resistor must be connected to $V_{SS}$ . When $\overline{TRIS}$ is set to 0 (by an external pull-down resistor), $\overline{TEST}$ must be 1 (left unconnected). | | Signal | Pin(s) | I/O | Buffer Type | Power Well | Description | |---------|--------|-----|------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TEST | 27 | ı | IN <sub>TS</sub> | V <sub>DD3</sub> | <b>XOR Tree Test Mode.</b> Sampled at $V_{DD}$ Power-Up reset to force the device pins into a XOR tree configuration. - No pull-down resistor (default) - normal device operation - 10 $K\Omega^1$ external pull-down resistor - pins configured as XOR tree. The external pull-down resistor must be connected to $V_{SS}$ . When $\overline{TEST}$ is set to 0 (by an external pull-down resistor), $\overline{TRIS}$ must be 1 (left unconnected). | | XOR_OUT | 30 | 0 | O <sub>4/8</sub> | V <sub>DD3</sub> | XOR Tree Output. All the device pins (except power type and analog type pins) are internally connected in a XOR tree structure. | <sup>1.</sup> Because the strap function is multiplexed with the Serial Port pins, a CMOS transceiver device is recommended for Serial Port functionality; in this case, the value of the external pull-down resistor is 10 KΩ. If, however, a TTL transceiver device is used, the value of the external pull-down resistor must be 470Ω, and since the Serial Port pins are not able to drive this load, the external pull-down resistor must be disconnected t<sub>EPLV</sub> after V<sub>DD3</sub> power-up (see "VDD Power-Up Reset" on page 32). #### 1.4.13 Power and Ground | Signal | Pin(s) | I/O | Buffer Type | Power<br>Well | Description | |-------------------|-------------------------------|-----|-------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>SS</sub> | 8, 29, 46, 58,<br>78, 96, 110 | I | GND | | <b>Ground.</b> Ground connection for both core logic and I/O buffers, for the Main and Standby power supplies. | | $V_{DD3}$ | 6, 31, 49, 60 | I | PWR | | Main 3.3V Power Supply. Powers the I/O buffers of the legacy peripherals and the LPC interface. | | V <sub>SB3</sub> | 76, 93, 107 | I | PWR | | <b>Standby 3.3V Power Supply.</b> Powers the I/O buffers of the GPIO ports, SWC, Glue Functions, Health Management and the on-chip Core power converter. | | V <sub>CORF</sub> | 97 | I/O | PWR | | On-chip Core Power Converter Filter. On-chip Core power converter output. Powers the core logic of all the device modules. An external 1 $\mu$ F ceramic filter capacitor must be connected between this pin and V <sub>SS</sub> . | | V <sub>BAT</sub> | 98 | I | IN <sub>ULR</sub> | | <b>Battery Power Supply.</b> When $V_{SB3}$ is off, this supply provides battery back-up to some of the SWC registers. When the functions powered by $V_{BAT}$ are not used, the $V_{BAT}$ pin must be connected to $V_{SB3}$ . | | | | | | | The pin is connected to the internal logic through a series resistor for UL-compliant protection. | | V <sub>SB5</sub> | 71 | I | PWR | | <b>Standby 5V Power Supply.</b> Used for Resume Reset generation in the Glue Logic. | ## 1.5 INTERNAL PULL-UP AND PULL-DOWN RESISTORS The signals listed in Table 4 have internal pull-up (PU) and/or pull-down (PD) resistors. The internal resistors are optional for those signals indicated as "Programmable". See Section 2.3 on page 28 for the values of each resistor type. Table 4. Internal Pull-Up and Pull-Down Resistors | Signal | Pin(s) | Power Well | Туре | Comments | |-----------------|------------------------|------------------|--------------------------------------|---------------------------| | | Health Mar | nagement (I | HM) | | | SWD | 103 | V <sub>SB</sub> | PU <sub>1K25</sub> | Programmable <sup>1</sup> | | | Para | allel Port | | ı | | ACK | 36 | V <sub>DD3</sub> | PU <sub>220</sub> | | | AFD_DSTRB | 50 | V <sub>DD3</sub> | PU <sub>440</sub> | | | BUSY_WAIT | 35 | V <sub>DD3</sub> | PD <sub>120</sub> | | | ERR | 45 | V <sub>DD3</sub> | PU <sub>220</sub> | | | INIT | 48 | V <sub>DD3</sub> | PU <sub>440</sub> | | | PE | 34 | V <sub>DD3</sub> | PU <sub>220</sub> /PD <sub>120</sub> | Programmable | | SLCT | 33 | V <sub>DD3</sub> | PD <sub>120</sub> | | | SLIN_ASTRB | 47 | V <sub>DD3</sub> | PU <sub>440</sub> | | | STB_WRITE | 51 | V <sub>DD3</sub> | PU <sub>440</sub> | | | | Keyboard and Mo | ouse Control | ler (KBC) | | | KBRST | 7 | V <sub>DD3</sub> | PU <sub>30</sub> | | | GA20 | 5 | V <sub>DD3</sub> | PU <sub>30</sub> | | | | System Wake- | Up Control ( | (SWC) | | | SIOPME | 99 | V <sub>SB3</sub> | PU <sub>30</sub> | Programmable <sup>2</sup> | | | General-Purpose In | put/Output ( | GPIO) Ports | | | GPIOE00 | 103 | V <sub>SB</sub> | PU <sub>1K25</sub> | Programmable <sup>3</sup> | | | 118 | V <sub>DD3</sub> | PU <sub>30</sub> /PD <sub>30</sub> | Programmable <sup>4</sup> | | GPIOE01-06 | 104-106, 108, 109, 111 | V <sub>SB3</sub> | PU <sub>30</sub> | 1 | | | 119-121, 124, 126-127 | V <sub>DD3</sub> | | Programmable <sup>1</sup> | | GPIOE07 | 112 | V <sub>SB3</sub> | PU <sub>30</sub> | Programmable <sup>5</sup> | | | 128 | V <sub>DD3</sub> | PU <sub>30</sub> /PD <sub>30</sub> | Programmable <sup>4</sup> | | GPIOE10-12 | 116, 114, 115 | V <sub>SB3</sub> | PU <sub>30</sub> | Programmable <sup>6</sup> | | | 70, 72, 74 | | | - | | GPIOE13 | 113 | V <sub>SB3</sub> | PU <sub>30</sub> | Programmable <sup>6</sup> | | | 75 | | PU <sub>90</sub> | Programmable <sup>1</sup> | | GPIOE14 | 101 | V <sub>SB3</sub> | PU <sub>30</sub> /PD <sub>30</sub> | Programmable <sup>4</sup> | | GPIO15, GPIOE16 | 91, 100 | V <sub>SB3</sub> | PU <sub>30</sub> | Programmable <sup>5</sup> | | GPIOE17 | 80 | V <sub>SB3</sub> | PU <sub>30</sub> | Programmable <sup>1</sup> | | GPO11 | 117 | V <sub>SB3</sub> | PU <sub>30</sub> | Programmable <sup>1</sup> | Table 4. Internal Pull-Up and Pull-Down Resistors (Continued) | Signal | Pin(s) | Power Well | Туре | Comments | | | | | | |----------------|----------|------------------|------------------|---------------------------|--|--|--|--|--| | GPO12-13 | 122, 125 | V <sub>DD3</sub> | PU <sub>30</sub> | Programmable <sup>1</sup> | | | | | | | Glue Functions | | | | | | | | | | | PWRGD_PS | 82 | V <sub>SB3</sub> | PU <sub>90</sub> | | | | | | | | CPU_PRESENT | 83 | V <sub>SB3</sub> | PU <sub>90</sub> | | | | | | | | FPRST | 75 | V <sub>SB3</sub> | PU <sub>90</sub> | | | | | | | | PRIMARY_HD | 67 | V <sub>DD3</sub> | PU <sub>90</sub> | | | | | | | | SECONDARY_HD | 68 | V <sub>DD3</sub> | PU <sub>90</sub> | | | | | | | | SCSI | 69 | V <sub>DD3</sub> | PU <sub>90</sub> | | | | | | | | | Strap Co | onfiguration | | | | | | | | | BADDR | 30 | V <sub>DD3</sub> | PU <sub>30</sub> | Strap <sup>7</sup> | | | | | | | TRIS | 26 | V <sub>DD3</sub> | PU <sub>30</sub> | Strap <sup>7</sup> | | | | | | | TEST | 27 | V <sub>DD3</sub> | PU <sub>30</sub> | Strap <sup>7</sup> | | | | | | | VsbStrap1 | 117 | V <sub>SB3</sub> | PU <sub>30</sub> | Strap <sup>8</sup> | | | | | | | VddStrap1 | 122 | V <sub>DD3</sub> | PU <sub>30</sub> | Strap <sup>7</sup> | | | | | | | VddStrap2 | 125 | V <sub>DD3</sub> | PU <sub>30</sub> | Strap <sup>7</sup> | | | | | | - 1. Default at reset: enabled. - 2. Enabled only when the ${\rm OD_6}$ buffer type is selected ( ${\rm OD_6}$ is the default at reset). - 3. Alternate function at reset: enabled. - 4. Default at reset: PD enabled. - 5. Default at reset: disabled. - 6. Alternate function at reset: disabled. - 7. Active only during $V_{DD}$ Power-Up reset. 8. Active only during $V_{SB}$ Power-Up reset. ## 2.0 Device Characteristics ## 2.1 GENERAL DC ELECTRICAL CHARACTERISTICS ## 2.1.1 Recommended Operating Conditions | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|-------------------------------|-----|-----|-----|------| | V <sub>DD3</sub> | Main 3V Supply Voltage | 3.0 | 3.3 | 3.6 | V | | V <sub>SB3</sub> | Standby 3V Supply Voltage | 3.0 | 3.3 | 3.6 | V | | V <sub>BAT</sub> | Battery Backup Supply Voltage | 2.4 | 3.0 | 3.6 | V | | T <sub>A</sub> | Operating Temperature | 0 | | +70 | °C | # 2.1.2 Absolute Maximum Ratings Absolute maximum ratings are values beyond which damage to the device may occur. Unless otherwise specified, all voltages are relative to ground (V<sub>SS</sub>). | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|---------------------------------------------------------------------|--------------------------------------------------------------|------|------------------------|------| | V <sub>SUP</sub> | Supply Voltage <sup>1</sup> | | -0.5 | +4.1 | V | | | V <sub>I</sub> Input Voltage | All other pins | -0.5 | 5.5 | V | | V <sub>I</sub> | | PCI_CLK, LAD3-0, LFRAME,<br>PCI_RESET, SERIRQ | -0.5 | V <sub>DD3</sub> + 0.5 | < | | | V <sub>O</sub> Output Voltage T <sub>STG</sub> Storage Temperature | All other pins | -0.5 | 5.5 | V | | v <sub>O</sub> | | LAD3-0, LDRQ, SERIRQ | -0.5 | V <sub>DD3</sub> + 0.5 | V | | T <sub>STG</sub> | Storage Temperature | | -65 | +165 | °C | | P <sub>D</sub> | Power Dissipation | | | 1 | W | | TL | Lead Temperature Soldering (10 s) | | | +260 | °C | | | ESD Tolerance | $C_{ZAP} = 100 \text{ pF}$ $R_{ZAP} = 1.5 \text{ K}\Omega^2$ | 2000 | | ٧ | ## 2.1.3 Capacitance | Symbol | Parameter | Conditions | Min <sup>2</sup> | Typ <sup>1</sup> | Max <sup>2</sup> | Unit | |------------------|-----------------------------|-------------------------------------------------------------------|------------------|------------------|------------------|------| | C <sub>IN</sub> | Input Pin Capacitance | | | 4 | 5 | pF | | C <sub>INC</sub> | LPC Clock Input Capacitance | PCI_CLK | 5 | 8 | 12 | pF | | C <sub>PCI</sub> | LPC Pin Capacitance | LAD3-0, <u>LFRAME</u> , <u>PCI_RESET</u> ,<br>SERIRQ, <u>LDRQ</u> | | 8 | 10 | pF | | C <sub>IO</sub> | I/O Pin Capacitance | | | 8 | 10 | pF | | Co | Output Pin Capacitance | | | 6 | 8 | pF | <sup>1.</sup> $T_A = 25^{\circ}C$ ; f = 1 MHz. <sup>1.</sup> $V_{SUP}$ is $V_{DD3}$ , $V_{SB3}$ . 2. Value based on test complying with RAI-5-048-RA human body model ESD testing. <sup>2.</sup> Not tested. Guaranteed by characterization. #### 2.1.4 Power Consumption under Recommended Operating Conditions | Symbol | Parameter | Conditions <sup>1</sup> | Тур | Max <sup>2</sup> | Unit | |--------------------|-----------------------------------------------------------------------------|-------------------------------------------------|-----|------------------|------| | I <sub>DD3</sub> | V <sub>DD3</sub> Average Supply Current | $V_{IL} = 0.5V$ , $V_{IH} = 2.4V$ , No Load | 14 | 20 | mA | | I <sub>DD3LP</sub> | V <sub>DD3</sub> Quiescent Supply Current in Low<br>Power Mode <sup>3</sup> | $V_{IL} = V_{SS}, V_{IH} = V_{DD3},$<br>No Load | 0.5 | 0.8 | mA | | I <sub>SB3</sub> | V <sub>SB3</sub> Average Supply Current | $V_{IL} = 0.5V$ , $V_{IH} = 2.4V$ , No Load | 21 | 30 | mA | | I <sub>SB3LP</sub> | V <sub>SB3</sub> Quiescent Supply Current in Low<br>Power Mode <sup>3</sup> | $V_{IL} = V_{SS}, V_{IH} = V_{SB3},$<br>No Load | 5 | 8 | mA | | I <sub>BAT</sub> | V <sub>BAT</sub> Battery Supply Current | $V_{DD3}$ , $V_{SB3} = 0V$ , $V_{BAT} = 3V$ | TBD | TBD | μΑ | - 1. All parameters specified for $0^{\circ}\text{C} \le T_{A} \le 70^{\circ}\text{C}$ ; $V_{DD3}$ and $V_{SB3} = 3.3\text{V} \pm 10\%$ unless otherwise specified. - 2. Not tested. Guaranteed by characterization. - 3. All the modules disabled; no LPC bus activity. #### 2.1.5 Voltage Thresholds | Symbol | Parameter <sup>1</sup> | Min <sup>2</sup> | Тур | Max <sup>2</sup> | Unit | |---------------------|-------------------------------------------------------------------------|------------------|-----|------------------|------| | V <sub>DD3ON</sub> | V <sub>DD3</sub> Detected as Power-on | 2.3 | 2.6 | 2.9 | V | | V <sub>DD3OFF</sub> | V <sub>DD3</sub> Detected as Power-off | 2.2 | 2.5 | 2.8 | V | | V <sub>DD3HY</sub> | V <sub>DD3</sub> Hysteresis (V <sub>DD3ON</sub> – V <sub>DD3OFF</sub> ) | 0.1 | | | V | | V <sub>SB3ON</sub> | V <sub>SB3</sub> Detected as Power-on | 2.3 | 2.6 | 2.9 | V | | V <sub>SB3OFF</sub> | V <sub>SB3</sub> Detected as Power-off | 2.2 | 2.5 | 2.8 | V | | V <sub>SB3HY</sub> | V <sub>SB3</sub> Hysteresis (V <sub>SB3ON</sub> – V <sub>SB3OFF</sub> ) | 0.1 | | | V | | V <sub>BATLOW</sub> | V <sub>BAT</sub> Detected as "Low" | 1.8 | | 2.3 | V | - 1. All parameters specified for $0^{\circ}C \le T_A \le 70^{\circ}C$ . - 2. Not tested. Guaranteed by characterization. #### 2.2 DC CHARACTERISTICS OF PINS, BY I/O BUFFER TYPES The following tables summarize the DC characteristics of all device pins described in Section 1.2 on page 6. The characteristics describe the general I/O buffer types defined in Table 1 on page 6. For exceptions, refer to Section 2.2.13 on page 27. The DC characteristics of the LPC interface meet the *PCI Local Bus Specification (Rev 2.2 December 18, 1998)* for 3.3V DC signaling. ## 2.2.1 Input, TTL Compatible Symbol: INT | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------------|-----------------------|--------------------------|-------------------|------------------|------| | V <sub>IH</sub> | Input High Voltage | | 2.0 | 5.5 <sup>1</sup> | V | | V <sub>IL</sub> | Input Low Voltage | | -0.5 <sup>1</sup> | 0.8 | V | | I <sub>IL</sub> <sup>2</sup> | Input Leakage Current | $0 < V_{IN} < V_{SUP}^3$ | | ±1 <sup>4</sup> | μА | - 1. Not tested. Guaranteed by design. - 2. Input leakage current includes the output leakage of the bi-directional buffers with TRI-STATE outputs. - 3. $V_{SUP}$ is $V_{DD3}$ or $V_{SB3}$ according to the input power well. - 4. Maximum 20 $\mu$ A for all pins together (for exceptions, refer to Section 2.2.13 on page 27). Not tested. Guaranteed by characterization. #### 2.2.2 Input, TTL Compatible, with Schmitt Trigger Symbol: IN<sub>TS</sub> | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------------|-----------------------|-----------------------------------------------------|-------------------|------------------|------| | V <sub>IH</sub> | Input High Voltage | | 2.0 | 5.5 <sup>1</sup> | V | | V <sub>IL</sub> | Input Low Voltage | | -0.5 <sup>1</sup> | 0.8 | V | | V <sub>HY</sub> | Input Hysteresis | | 250 <sup>2</sup> | | mV | | I <sub>IL</sub> <sup>3</sup> | Input Leakage Current | 0 < V <sub>IN</sub> < V <sub>SUP</sub> <sup>4</sup> | | ±1 <sup>5</sup> | μА | - 1. Not tested. Guaranteed by design. - 2. Not tested. Guaranteed by characterization. - 3. Input leakage current includes the output leakage of the bi-directional buffers with TRI-STATE outputs. - 4. V<sub>SUP</sub> is V<sub>DD3</sub> or V<sub>SB3</sub> according to the input power well. - 5. Maximum 20 μA for all pins together (for exceptions, refer to Section 2.2.13 on page 27.). Not tested. Guaranteed by characterization. #### 2.2.3 Input, TTL Compatible, with 200 mV Schmitt Trigger Symbol: IN<sub>TS2</sub> | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------------|-----------------------|-----------------------------------------------------|-------------------|------------------|------| | V <sub>IH</sub> | Input High Voltage | | 2.0 | 5.5 <sup>1</sup> | V | | V <sub>IL</sub> | Input Low Voltage | | -0.5 <sup>1</sup> | 0.8 | V | | V <sub>HY</sub> | Input Hysteresis | | 200 <sup>2</sup> | | mV | | I <sub>IL</sub> <sup>3</sup> | Input Leakage Current | 0 < V <sub>IN</sub> < V <sub>SUP</sub> <sup>4</sup> | | ±1 <sup>5</sup> | μА | - 1. Not tested. Guaranteed by design. - 2. Not tested. Guaranteed by characterization. - 3. Input leakage current includes the output leakage of the bi-directional buffers with TRI-STATE outputs. - 4. V<sub>SUP</sub> is V<sub>DD3</sub> or V<sub>SB3</sub> according to the input power well. - 5. Maximum 20 μA for all pins together (for exceptions, refer to Section 2.2.13 on page 27.). Not tested. Guaranteed by characterization. #### 2.2.4 Input, TTL Compatible, with 400 mV Schmitt Trigger Symbol: $IN_{TS4}$ | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------------|-----------------------|--------------------------|-------------------|------------------|------| | V <sub>IH</sub> | Input High Voltage | | 2.0 | 5.5 <sup>1</sup> | V | | V <sub>IL</sub> | Input Low Voltage | | -0.5 <sup>1</sup> | 0.8 | V | | V <sub>HY</sub> | Input Hysteresis | | 400 <sup>2</sup> | | mV | | I <sub>IL</sub> <sup>3</sup> | Input Leakage Current | $0 < V_{IN} < V_{SUP}^4$ | | ±1 <sup>5</sup> | μΑ | - 1. Not tested. Guaranteed by design. - 2. Not tested. Guaranteed by characterization. - 3. Input leakage current includes the output leakage of the bi-directional buffers with TRI-STATE outputs. - 4. $V_{SUP}$ is $V_{DD3}$ or $V_{SB3}$ according to the input power well. - 5. Maximum 20 $\mu$ A for all pins together (for exceptions, refer to Section 2.2.13 on page 27.). Not tested. Guaranteed by characterization. #### 2.2.5 Input, PCI 3.3V Compatible Symbol: IN<sub>PCI</sub> | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------------|-----------------------|------------------------|---------------------|---------------------|------| | V <sub>IH</sub> | Input High Voltage | | 0.5 V <sub>DD</sub> | $V_{DD} + 0.5^{1}$ | V | | V <sub>IL</sub> | Input Low Voltage | | -0.5 <sup>1</sup> | 0.3 V <sub>DD</sub> | V | | I <sub>IL</sub> <sup>2</sup> | Input Leakage Current | $0 < V_{IN} < V_{DD3}$ | | ±1 <sup>3</sup> | μΑ | - 1. Not tested. Guaranteed by design. - 2. Input leakage current includes the output leakage of the bi-directional buffers with TRI-STATE outputs. - 3. Maximum 20 $\mu$ A for all pins together (for exceptions, refer to Section 2.2.13 on page 27.). Not tested. Guaranteed by characterization. #### 2.2.6 Input, SMBus Compatible Symbol: $IN_{SM}$ | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------------|-----------------------|---------------------------------------|-------------------|------------------|------| | V <sub>IH</sub> | Input High Voltage | | 1.4 | 5.5 <sup>1</sup> | V | | V <sub>IL</sub> | Input Low Voltage | | -0.5 <sup>1</sup> | 0.8 | V | | I <sub>IL</sub> <sup>2</sup> | Input Leakage Current | 0 < V <sub>IN</sub> < V <sub>SB</sub> | | ±1 <sup>3</sup> | μА | - 1. Not tested. Guaranteed by design. - 2. Input leakage current includes the output leakage of the bidirectional buffers with TRI-STATE outputs. - 3. Maximum 10 $\mu$ A for all pins together. Not tested. Guaranteed by characterization. #### 2.2.7 Analog Input Symbol: Al | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------|-----------------------|-------------------|-----|------------------|------| | V <sub>IR</sub> | Input Voltage Range | | 0 | 5.5 <sup>1</sup> | V | | I <sub>IL</sub> | Input Leakage Current | $V_{IN} = V_{IR}$ | | 300 <sup>2</sup> | μА | - 1. Not tested. Guaranteed by characterization. - 2. This buffer type is excluded from the pins for which the total pins leakage of the device is maximum 20 $\mu$ A. Not tested. Guaranteed by characterization. #### 2.2.8 Output, TTL/CMOS Compatible, Push-Pull Buffer Symbol: $O_{p/n}$ Output, TTL/CMOS Compatible, rail-to-rail push-pull buffer that is capable of sourcing p mA and sinking n mA | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------|---------------------|--------------------------|---------------------|-----|----------| | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -p \text{ mA}$ | 2.4 | | ٧ | | | | I <sub>OH</sub> = -50 μA | $V_{SUP} - 0.2^{1}$ | | V | | V <sub>OL</sub> | Output Low Voltage | $I_{OL} = n \text{ mA}$ | | 0.4 | V | | | | I <sub>OL</sub> = 50 μA | | 0.2 | <b>V</b> | <sup>1.</sup> $V_{SUP}$ is $V_{DD3}$ or $V_{SB3}$ according to the output power well. #### 2.2.9 Output, TTL/CMOS Compatible, Open-Drain Buffer Symbol: $OD_n$ Output, TTL/CMOS-compatible open-drain output buffer capable of sinking n mA. Output from these signals is open-drain and is never forced high. | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------|--------------------|-------------------------|-----|-----|----------| | V <sub>OL</sub> | Output Low Voltage | $I_{OL} = n \text{ mA}$ | | 0.4 | <b>V</b> | | | | I <sub>OL</sub> = 50 μA | | 0.2 | V | #### 2.2.10 Output, PCI 3.3V Compatible Symbol: O<sub>PCI</sub> | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------|---------------------|----------------------------|----------------------|----------------------|------| | V <sub>OH</sub> | Output High Voltage | I <sub>out</sub> = -500 μA | 0.9 V <sub>DD3</sub> | | ٧ | | V <sub>OL</sub> | Output Low Voltage | I <sub>out</sub> = 1500 μA | | 0.1 V <sub>DD3</sub> | V | #### 2.2.11 Analog Output Symbol: AO | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------|------------------------|--------------------------------------------------------------------------|----------------------------------------|------------------|------| | V <sub>OR</sub> | Output Voltage Range | | 0 | 5.5 <sup>1</sup> | V | | V <sub>OD</sub> | Output Drive Voltage | $I_{out} = -3.6 \text{ mA}$ | V <sub>SUP</sub> <sup>2</sup> – 150 mV | | | | l <sub>OL</sub> | Output Leakage Current | V <sub>OUT</sub> = V <sub>OR</sub> , V <sub>SUP</sub> < V <sub>OUT</sub> | | 20 <sup>3</sup> | μΑ | - 1. Not tested. Guaranteed by characterization. - 2. $V_{SUP}$ is $V_{DD3}$ or $V_{SB3}$ according to the pin power well. - 3. This buffer type is excluded from the pins for which the total pins leakage of the device is maximum 10 $\mu$ A. Not tested. Guaranteed by characterization. #### 2.2.12 Input/Output Switch, SMBus Compatible Symbol: $SW_{SM}$ | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|---------------------------------|------------------------------------|------------------|------------------|------| | V <sub>DRP</sub> | Pin-to-Pin Voltage Drop | $I_{SW} = \pm 3$ mA, Switch Closed | | 150 <sup>1</sup> | mV | | V <sub>ISC</sub> | Input Voltage for Switch Closed | $I_{SW} = \pm 3 \text{ mA}$ | 1.5 <sup>1</sup> | | V | | V <sub>ISO</sub> | Input Voltage for Switch Open | I <sub>SW</sub> = ±20 μA | | 2.25 | V | | I <sub>IL</sub> | Input Leakage Current | $V_{\rm ISO} < V_{\rm IN} < 5.5 V$ | | ±20 <sup>1</sup> | μΑ | <sup>1.</sup> Not tested. Guaranteed by characterization. #### 2.2.13 Exceptions - 1. All pins are 5V tolerant except for the pins with PCI ( $IN_{PCI}$ , $O_{PCI}$ ) buffer types. - 2. All pins are back-drive protected except for the output pins with PCI (O<sub>PCI</sub>) buffer types. - 3. The following pins are excluded from the requirement of total pins leakage maximum 10 μA: V<sub>SB5</sub>, REF5V, REF5V\_STBY, CC\_DDCSCL, 5V\_DDCSCL, CC\_DDCSDA, 5V\_DDCSDA, SMB1\_SCL, SMB1\_SDA, SMB2\_SCL, SMB2\_SDA. - 4. The following pins have an internal static pull-up resistor (when enabled) and therefore may have leakage current from $V_{SUP}$ (when $V_{IN}$ = 0): SWD, $\overline{ACK}$ , $\overline{AFD}$ \_DSTRB, $\overline{ERR}$ , $\overline{INIT}$ , PE, $\overline{SLIN}$ \_ASTRB, $\overline{STB}$ \_WRITE, $\overline{KBRST}$ , $\overline{GA20}$ , $\overline{SIOPME}$ , $\overline{GPIOE00-07}$ , $\overline{GPIOE10-17}$ , $\overline{GPO11-13}$ PWRGD\_PS, $\overline{CPU}$ \_PRESENT, $\overline{FPRST}$ , $\overline{PRIMARY}$ \_HD, $\overline{SCSI}$ . - 5. The following pins have an internal static pull-down resistor (when enabled) and therefore may have leakage current to $V_{SS}$ (when $V_{IN} = V_{SLIP}$ ): BUSY\_WAIT, PE and SLCT, GPIOE14, GPIOE00 (on pin 118), GPIOE07 (on pin 128),. - 6. The following strap pins have an internal static pull-up resistor enabled during Power-Up reset and therefore may have leakage current to V<sub>SUP</sub> (when V<sub>IN</sub> = 0): BADDR, TRIS, TEST, VsbStrap1, VddStrap1, VddStrap2. - When V<sub>DD3</sub> = 0V, the following pins present a DC load to V<sub>SS</sub> of 30 KΩ minimum (not tested, guaranteed by design) for a pin voltage of 0V to 3.6V: CTS1, CTS2, DCD1, DCD2, DSR1, DSR2, DTR\_BOUT1, DTR\_BOUT2, RI1, RI2, RTS1, RTS2, SIN1, SIN2, SOUT1, SOUT2. - 8. Output from SLCT, BUSY\_WAIT (and PE if bit 2 of PP Confg0 register is 0) is open-drain in all SPP modes except in SPP-Compatible mode when the setup mode is ECP-based FIFO and bit 4 of the Control2 parallel port register is 1. Otherwise, output from these signals is level 2. External 4.7 KΩ pull-up resistors should be used. - 9. Output from ACK, ERR (and PE if bit 2 of PP Confg0 register is set to 1) is open-drain in all SPP modes except in SPP-Compatible mode when the setup mode is ECP-based FIFO and bit 4 of the Control2 parallel port register is set to 1. Otherwise, output from these signals is level 2. External 4.7 KΩ pull-up resistors should be used. - 10. Output from STB, AFD, INIT and SLIN is open-drain in all SPP modes, except in SPP-Compatible mode when the setup mode is ECP-based (FIFO). Otherwise, output from these signals is level 2. External 4.7 KΩ pull-up resistors should be used. - 11. I<sub>OH</sub> is valid for a GPIO pin only when it is not configured as open-drain. - 12. In XOR Tree mode, the buffer type of the input pins participating in the XOR Tree (see Section TBD) is IN<sub>T</sub> (Input, TTL compatible), regardless of the buffer type of these pins in normal device operation mode (see Section 1.4 on page 12) #### 2.2.14 Terminology **Back-Drive Protection.** A pin that is back-drive protected does not sink current into the supply when an input voltage higher than the supply, but below the pin's maximum input voltage, is applied to the pin. This is true even when the supply is inactive. Note that active pull-up resistors and active output buffers are typically not back-drive protected. **5-Volt Tolerance.** An input signal that is 5V tolerant can operate with input voltage of up to 5V even though the supply to the device is only 3.3V. The actual maximum input voltage allowed to be supplied to the pin is indicated by the maximum high voltage allowed for the input buffer. Note that some pins have multiple buffers, not all of which are 5V tolerant. In such cases, there is a note that indicates at what conditions a 5V input may be applied to the pin; if there is no note, the low maximum voltage among the buffers is the maximum voltage allowed for the pin. #### 2.3 INTERNAL RESISTORS #### **DC Test Conditions** #### **Pull-Up Resistor Test Circuit** # Device Under Test Pin VPIN VPIN #### **Pull-Down Resistor Test Circuit** Figure 1. Internal Resistor Test Conditions, $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{SUP} = 3.3V$ Figure 2. Internal Pull-Down Resistor for Straps, $T_A = 0$ °C to 70°C, $V_{SUP} = 3.3V$ Notes for Figures 1 and 2: - 1. $V_{SUP}$ is $V_{DD3}$ or $V_{SB3}$ according to the pin power well. - 1. The equivalent resistance of the pull-up resistor is calculated by $R_{PU} = (V_{SUP} V_{PIN}) / I_{PU}$ . - 2. The equivalent resistance of the pull-down resistor is calculated by $R_{PD} = V_{PIN} / I_{PD}$ . #### 2.3.1 **Pull-Up Resistor** Symbol: PUnn | Symbol | Parameter | Conditions <sup>1</sup> | Min <sup>2</sup> | Typical | Max <sup>2</sup> | Unit | |-----------------|-------------------------------|----------------------------|------------------|---------|------------------|------| | R <sub>PU</sub> | Pull-up equivalent resistance | $V_{PIN} = 0V$ | nn – 30% | nn | nn + 30% | ΚΩ | | | | $V_{PIN} = 0.8 V_{SUP}^3$ | | | nn – 38% | ΚΩ | | | | $V_{PIN} = 0.17 V_{SUP}^3$ | nn – 35% | | | ΚΩ | - 1. TA = 0°C to 70°C, $V_{SUP}$ = 3.3V. 2. Not tested. Guaranteed by characterization. 3. For strap pins only. #### 2.3.2 Pull-Down Resistor Symbol: PD<sub>nn</sub> | Symbol | Parameter | Conditions <sup>1</sup> | Min <sup>2</sup> | Typical | Max <sup>2</sup> | Unit | | |-----------------|---------------------------------|-------------------------|------------------|---------|------------------|------|--| | R <sub>PD</sub> | Pull-down equivalent resistance | $V_{PIN} = V_{SUP}$ | nn – 30% | nn | nn + 30% | ΚΩ | | - 1. TA = 0°C to 70°C, V<sub>SUP</sub> = 3.3V. 2. Not tested. Guaranteed by characterization. #### 2.4 AC ELECTRICAL CHARACTERISTICS #### 2.4.1 AC Test Conditions #### **Load Circuit** # $V_{\mathsf{SUP}}$ $0.1 \mu f$ Device Output Under Test #### **AC Testing Input, Output Waveform** (unless otherwise specified) Figure 3. AC Test Conditions, $T_A = 0$ °C to 70°C, $V_{SUP} = 3.3V \pm 10\%$ #### Notes: - 1. V<sub>SUP</sub> is either V<sub>DD3</sub> or V<sub>SB3</sub>, according to the pin power well. - 2. $C_1 = 50$ pF for all output pins except the following pin groups: - C<sub>1</sub> = 100 pF for Serial Port 1 and 2 pins (see Section 1.4.2 on page 12), Parallel Port pins (see Section 1.4.4) and Floppy Disk Controller pins (see Section 1.4.5) - $-C_L = 40 \text{ pF for } \overline{\text{IDE\_RSTDRV}}$ pin $-C_L = 400 \text{ pF for SMBus pins}$ (see "SMBus Voltage Translation and Isolation Timing" on page 45) These values include both jig and oscilloscope capacitance. - 3. $S_1 = Open$ for push-pull output pins. - $S_1 = V_{SUP}$ - for high-impedance to active low and active low to high impedance transition measurements for high-impedance to active high and active high to high impedance transition measurements - $R_L = 1.0 \text{ K}\Omega$ for all the pins - 4. For the FDC open-drain interface pins, $S_1 = V_{DD3}$ and $R_L = 150\Omega$ . #### 2.4.2 Reset Timing #### V<sub>SB</sub> Power-Up Reset | Symbol | Figure | Description | Reference Conditions | | Min <sup>1</sup> | Max <sup>1</sup> | |-------------------|--------|------------------------------------------------------------------------|----------------------------------|------------------------------------|-------------------|-----------------------------------------------------------------------------| | t <sub>IRST</sub> | 4 | Internal Power-Up Reset Time | V <sub>SB3</sub> power-up to | Ended by<br>32 KHz<br>Clock Domain | | t <sub>32KW</sub> + t <sub>32KVAL</sub> <sup>2</sup> + 17 * t <sub>CP</sub> | | | 5 | · | end of internal reset | Ended by PCI_RESET | | t <sub>LRST</sub> | | t <sub>LRST</sub> | 5 | PCI_RESET active time | V <sub>SB3</sub> power-up to end | of PCI_RESET | 10 ms | | | t <sub>IPLV</sub> | 5 | Internal VsbStrap1 strap pull-<br>up resistor, valid time <sup>3</sup> | Before end of internal | reset | t <sub>IRST</sub> | | | t <sub>EPLV</sub> | 5 | External VsbStrap1 strap pull-down resistor, valid time | Before end of internal | reset | t <sub>IRST</sub> | | - 1. Not tested. Guaranteed by design. - 2. t<sub>32KW</sub> + t<sub>32KVAL</sub> from V<sub>SB3</sub> power-up to 32 KHz domain toggling; see "Low-Frequency Clock Timing" on page 34. - 3. Active only during V<sub>SB3</sub> Power-Up reset. Figure 4. Internal $V_{SB}$ Power-Up Reset - Ended by 32 KHz Clock Figure 5. Internal $V_{SB}$ Power-Up Reset - Ended by $\overline{PCI\_RESET}$ # **V<sub>DD</sub>** Power-Up Reset | Symbol | Figure | Description | Reference Conditions | Min <sup>1</sup> | Max <sup>1</sup> | |-------------------|--------|----------------------------------------------------------|----------------------------------------------------|-------------------|-------------------| | t <sub>IRST</sub> | 6 | Internal Power-Up reset time | V <sub>DD3</sub> power-up to end of internal reset | | t <sub>LRST</sub> | | t <sub>LRST</sub> | 6 | PCI_RESET active time | V <sub>DD3</sub> power-up to end of PCI_RESET | 10 ms | 2.5 s | | t <sub>IPLV</sub> | 6 | Internal strap pull-up resistor, valid time <sup>2</sup> | Before end of internal reset | t <sub>IRST</sub> | | | t <sub>EPLV</sub> | 6 | External strap pull-down resistor, valid time | Before end of internal reset | t <sub>IRST</sub> | | - 1. Not tested. Guaranteed by design. - 2. Active only during $V_{DD3}$ Power-Up reset. Figure 6. Internal $V_{DD}$ Power-Up Reset #### **Hardware Reset** | Symbol | Figure | Description | Reference Conditions | Min | Max | |-------------------|--------|-----------------------|----------------------|--------|-----| | t <sub>WRST</sub> | 7 | PCI_RESET pulse width | | 100 ns | | Figure 7. Hardware Reset # 2.4.3 Clock Timing # **High-Frequency Clock Timing** | | | re Clock Input Parameters | Reference | CLOCKI14 | | | | |-----------------|--------|----------------------------------------|-------------------------------------------------|-------------------------|----------|-------------------------|-------| | Symbol | Figure | | Conditions | Min Typ | | Max | Units | | t <sub>CH</sub> | 8 | Clock High Pulse Width <sup>1</sup> | | 29.5 | | | ns | | t <sub>CL</sub> | 8 | Clock Low Pulse Width <sup>1</sup> | | 29.5 | | | ns | | t <sub>CP</sub> | 8 | Clock Period <sup>1</sup> (50%-50%) | | 69.14 | 69.84 | 70.54 | ns | | F <sub>CK</sub> | _ | Clock Frequency | | F <sub>CKTYP</sub> – 1% | 14.31818 | F <sub>CKTYP</sub> + 1% | MHz | | t <sub>CR</sub> | 8 | Clock Rise Time <sup>1</sup> (20%-80%) | | | | 5 <sup>2</sup> | ns | | t <sub>CF</sub> | 8 | Clock Fall Time <sup>1</sup> (80%-20%) | | | | 5 <sup>2</sup> | ns | | t <sub>CE</sub> | 9 | Clock Generator Enable | RE PCI_RESET to<br>Clock Generator en-<br>abled | | | 80 | μs | - 1. Not tested. Guaranteed by design. - 2. Recommended value | | | | Reference | INT48M | | | | |-------------------|------|-------------------------------------|----------------------------------|--------|-------|-----|-------| | Sym. | Fig. | Internal Clock Parameter | Conditions | Min | Тур | Max | Units | | t <sub>CP</sub> | 8 | Clock Period <sup>1</sup> (50%-50%) | | | 20.83 | | ns | | F <sub>CK</sub> | - | Clock Frequency | | | 48 | | MHz | | t <sub>48MD</sub> | 9 | Clock Wake-Up Time <sup>1</sup> | After Clock<br>Generator enabled | | | 500 | μs | 1. Not tested. Guaranteed by characterization. Figure 8. High-Frequency Clock Waveform Timing Figure 9. CLOCKI14 and Internal 48 MHz Clock Timing ## **Low-Frequency Clock Timing** | Symbol | Fi | gure Internal Clock Parameters | Defenses One differen | | Heita | | | |---------------------|--------|-------------------------------------|-------------------------------------------------|--------------------------|---------------------------------|--------------------------|-------| | | Figure | | Reference Conditions | Min | Тур | Max | Units | | t <sub>CP</sub> | 10 | Clock Period <sup>1</sup> (50%-50%) | After V <sub>SB3</sub> power-up | 21.3623 | 30.517578 | 39.6728 | | | | | a1 | After CLOCKI14 valid | 30.2124 | 30.517578 | 30.8227 | μs | | t <sub>CPL</sub> | 10 | Clock Period <sup>1</sup> (50%-50%) | When V <sub>DD3</sub> does not exist | 27.465820 | 30.517578 | 33.569336 | | | F <sub>CK</sub> | | Clock Frequency | After V <sub>SB3</sub> power-up | F <sub>32TYP</sub> – 30% | 32.768<br>(F <sub>32TYP</sub> ) | F <sub>32TYP</sub> + 30% | | | F <sub>CKL</sub> | - | - Clark Francisco | After CLOCKI14 valid | F <sub>32TYP</sub> – 1% | 32.768<br>(F <sub>32TYP</sub> ) | F <sub>32TYP</sub> + 1% | KHz | | | | Clock Frequency | When V <sub>DD3</sub> does not exist | F <sub>32TYP</sub> – 10% | 32.768<br>(F <sub>32TYP</sub> ) | F <sub>32TYP</sub> + 10% | | | t <sub>32KW</sub> | 10 | Clock wake-up time <sup>1</sup> | V <sub>SB3</sub> stable to clock start toggling | | | 5 | ms | | t <sub>32KVAL</sub> | 10 | Clock valid time <sup>1</sup> | Clock start toggling to clock valid | | | 1 | ms | <sup>1.</sup> Not tested. Guaranteed by characterization. Figure 10. Internal 32 KHz (INT32K) Timing #### 2.4.4 LPC Interface Timing The AC characteristics of the LPC interface meet the PCI Local Bus Specification (Rev 2.2 December 18, 1998) for 3.3V DC signaling. #### PCI\_CLK and PCI\_RESET | Symbol | Parameter | Min | Max | Units | |--------------------|------------------------------------|-----|-----|-------| | t <sub>CYC</sub> 1 | PCI_CLK Cycle Time | 30 | | ns | | t <sub>HIGH</sub> | PCI_CLK High Time <sup>2</sup> | 11 | | ns | | t <sub>LOW</sub> | PCI_CLK Low Time <sup>2</sup> | 11 | | ns | | _ | PCI_CLK Slew Rate <sup>2,3</sup> | 1 | 4 | V/ns | | _ | PCI_RESET Slew Rate <sup>2,4</sup> | 50 | | mV/ns | - 1. The PCI may have any clock frequency between nominal DC and 33 MHz. Device operational parameters at frequencies under 16 MHz are guaranteed by design rather than by testing. The clock frequency may be changed at any time during the operation of the system as long as the clock edges remain "clean" (monotonic) and the minimum cycle high and low times are not violated. The clock may only be stopped in a low state. - 2. Not tested. Guaranteed by characterization. - 3. Rise and fall times are specified in terms of the edge rate measured in V/ns. This slew rate must be met across the minimum peak-to-peak portion of the clock wavering (0.2 $\star$ V<sub>DD3</sub> to 0.6 $\star$ V<sub>DD3</sub>) as shown below. - 4. The minimum PCI\_RESET slew rate applies only to the rising (de-assertion) edge of the reset signal and ensures that system noise cannot make an otherwise monotonic signal appear to bounce in the switching range. # **LPC Signals** | Symbol | Figure | Description | Reference Conditions | Min | Max | Unit | |------------------|---------------|------------------------|-------------------------------------------------------|-----|-----|------| | t <sub>VAL</sub> | Outputs | Output Valid Delay | After RE of CLK | 2 | 11 | ns | | t <sub>ON</sub> | Outputs | Float to Active Delay | After RE of CLK | 2 | | ns | | t <sub>OFF</sub> | Outputs | Active to Float Delay | After RE of CLK | | 28 | ns | | t <sub>SU</sub> | Inputs | Input Setup Time | Before RE of CLK | 7 | | ns | | t <sub>HL</sub> | Inputs | Input Hold Time | After RE of CLK | 0 | | ns | | t <sub>PDR</sub> | Reset Outputs | Rise Propagation Delay | From RE of PCI_RESET to RE of PCIRST_OUT, PCIRST_OUT2 | | 30 | ns | | t <sub>R</sub> | Reset Outputs | Rise Time | PCIRST_OUT, PCIRST_OUT2 | | 50 | ns | | t <sub>PDF</sub> | Reset Outputs | Fall Propagation Delay | From FE of PCI_RESET to FE of IDE_RSTDRV | | 20 | ns | | t <sub>F</sub> | Reset Outputs | Fall Time | IDE_RSTDRV | | 15 | ns | #### Outputs #### Inputs ## 2.4.5 FDC Timing # **FDC Write Data Timing** | Symbol | Parameter | Min | Max | Unit | |------------------|---------------------------------------------|-------------------------------------------------------------|-----|------| | t <sub>HDH</sub> | HDSEL Hold from WGATE Inactive <sup>1</sup> | 100 | | μs | | t <sub>HDS</sub> | HDSEL Setup to WGATE Active <sup>1</sup> | 100 | | μs | | t <sub>WDW</sub> | Write Data Pulse Width <sup>1</sup> | See $t_{DRP}$ $t_{ICP}$ and $t_{WDW}$ values in table below | | | 1. Not tested. Guaranteed by design. t<sub>DRP</sub> t<sub>ICP</sub> t<sub>WDW</sub> Values | Data Rate | t <sub>DRP</sub> | t <sub>ICP</sub> | t <sub>ICP</sub> Nominal | t <sub>WDW</sub> | t <sub>WDW</sub> Minimum | Unit | |-----------|------------------|-----------------------------------|--------------------------|----------------------|--------------------------|------| | 1 Mbps | 1000 | 6 x t <sub>CP</sub> <sup>1</sup> | 125 | 2 x t <sub>ICP</sub> | 250 | ns | | 500 Kbps | 2000 | 6 x t <sub>CP</sub> <sup>1</sup> | 125 | 2 x t <sub>ICP</sub> | 250 | ns | | 300 Kbps | 3333 | 10 x t <sub>CP</sub> <sup>1</sup> | 208 | 2 x t <sub>ICP</sub> | 375 | ns | | 250 Kbps | 4000 | 12 x t <sub>CP</sub> <sup>1</sup> | 250 | 2 x t <sub>ICP</sub> | 500 | ns | <sup>1.</sup> t<sub>CP</sub> is the clock period defined for CLOCKI in "Clock Timing" on page 33. # **FDC Drive Control Timing** | Symbol | Parameter | Min | Max | Unit | |------------------|-------------------------------------------|------------------|-----|------| | t <sub>DST</sub> | DIR Setup to STEP Active <sup>1</sup> | 6 | | μs | | t <sub>IW</sub> | Index Pulse Width | 100 | | ns | | t <sub>STD</sub> | DIR Hold from STEP Inactive | t <sub>STR</sub> | | ms | | t <sub>STP</sub> | STEP Active High Pulse Width <sup>1</sup> | 8 | | μs | | t <sub>STR</sub> | STEP Rate Time <sup>1</sup> | 0.5 | | ms | <sup>1.</sup> Not tested. Guaranteed by design. # **FDC Read Data Timing** | Symbol | Parameter | Min | Max | Unit | |------------------|-----------------------|-----|-----|------| | t <sub>RDW</sub> | Read Data Pulse Width | 50 | | ns | ## 2.4.6 Parallel Port Timing ## **Standard Parallel Port Timing** | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|-----------------|----------------------------------------------------------------------------------------------|-----|-----|------| | t <sub>PDH</sub> | Port Data Hold | SPP Mode 0 and Mode 1, ECP Mode 0 and Mode1: system dependent; ECP Mode 2: device dependent. | 750 | | ns | | t <sub>PDS</sub> | Port Data Setup | SPP Mode 0 and Mode 1, ECP Mode 0 and Mode1: system dependent; ECP Mode 2: device dependent. | 750 | | ns | | t <sub>SW</sub> | Strobe Width | SPP Mode 0 and Mode 1, ECP Mode 0 and Mode1: system dependent; ECP Mode 2: device dependent. | 750 | | ns | ## **Enhanced Parallel Port Timing** | Symbol | Parameter | Min | Max | EPP 1.7 <sup>1</sup> | EPP 1.9 <sup>1</sup> | Unit | |---------------------|------------------------------------------|-----|-----|----------------------|----------------------|------| | t <sub>WW19a</sub> | WRITE Active from WAIT Low | | 45 | | ~ | ns | | t <sub>WW19ia</sub> | WRITE Inactive from WAIT Low | | 45 | | ~ | ns | | t <sub>WST19a</sub> | DSTRB or ASTRB Active from WAIT Low | | 65 | | ~ | ns | | t <sub>WEST</sub> | DSTRB or ASTRB Active after WRITE Active | 10 | | ~ | ~ | ns | | t <sub>WPDH</sub> | PD7–0 Hold after WRITE Inactive | 0 | | ~ | ~ | ns | | t <sub>WPDS</sub> | PD7-0 Valid after WRITE Active | | 15 | ~ | ~ | ns | | t <sub>EPDW</sub> | PD7-0 Valid Width | 80 | | ~ | ~ | ns | | t <sub>EPDH</sub> | PD7–0 Hold after DSTRB or ASTRB Inactive | 0 | | ~ | <b>v</b> | ns | ### 1. Also in ECP Mode 4 ## **Extended Capabilities Port (ECP) Timing** #### **Forward Mode** | Symbol | Parameter | Min | Max | Unit | |--------------------|---------------------------------------------|-----|-----|------| | t <sub>ECDSF</sub> | Data Setup before STB Active | 0 | | ns | | t <sub>ECDHF</sub> | Data Hold after BUSY Inactive | 0 | | ns | | t <sub>ECLHF</sub> | BUSY Active after STB Active | 75 | | ns | | t <sub>ECHHF</sub> | STB Inactive after BUSY Active <sup>1</sup> | 0 | 1 | s | | t <sub>ECHLF</sub> | BUSY Inactive after STB Active <sup>1</sup> | 0 | 35 | ms | | t <sub>ECLLF</sub> | STB Active after BUSY Inactive | 0 | | ns | 1. Not tested. Guaranteed by design. ### **Reverse Mode** | Symbol | Parameter | Min | Max | Unit | |--------------------|----------------------------------------------|-----|-----|------| | t <sub>ECDSR</sub> | Data Setup before ACK Active | 0 | | ns | | t <sub>ECDHR</sub> | Data Hold after AFD Active | 0 | | ns | | t <sub>ECLHR</sub> | AFD Inactive after ACK Active | 75 | | ns | | t <sub>ECHHR</sub> | ACK Inactive after AFD Inactive <sup>1</sup> | 0 | 35 | ms | | t <sub>ECHLR</sub> | AFD Active after ACK Inactive <sup>1</sup> | 0 | 1 | s | | t <sub>ECLLR</sub> | ACK Active after AFD Active | 0 | | ns | 1. Not tested. Guaranteed by design. ### 2.4.7 Serial Ports 1 and 2 Timing ### **Serial Port Data Timing** | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------|---------------------------------------------|-------------|------------------------------------|------------------------------------|------| | t <sub>BT</sub> | Single Bit Time in Serial Port <sup>1</sup> | Transmitter | $t_{BTN}-25^2$ | t <sub>BTN</sub> + 25 <sup>2</sup> | ns | | | | Receiver | t <sub>BTN</sub> - 2% <sup>2</sup> | t <sub>BTN</sub> + 2% <sup>2</sup> | ns | - 1. Not tested. Guaranteed by design. - 2. t<sub>BTN</sub> is the nominal bit time in the Serial Port; it is determined by the setting of the Baud Generator Divisor registers. ### **Modem Control Timing** | Symbol | Parameter | Min | Max | Unit | |------------------|-----------------------------------|-----|-----|------| | t_ | RI1,2 Low Time <sup>1,2</sup> | 10 | | ns | | t <sub>H</sub> | RI1,2 High Time <sup>1,2</sup> | 10 | | ns | | t <sub>SIM</sub> | Delay to Set IRQ from Modem Input | | 40 | ns | - 1. Not tested. Guaranteed by characterization. - 2. The value also applies to RI1,2 wake-up detection in the SWC module #### 2.4.8 Serial Port, Sharp-IR, SIR and Consumer Remote Control Timing | Symbol | Parameter | Conditions | Min <sup>1</sup> | Max <sup>1</sup> | Unit | |------------------|-----------------------------------------------------------------------|--------------------------|------------------------------------|------------------------------------|------| | t <sub>BT</sub> | Single Bit Time in Serial Port and Sharp-IR | Transmitter | t <sub>BTN</sub> – 25 <sup>2</sup> | t <sub>BTN</sub> + 25 | ns | | | | Receiver | t <sub>BTN</sub> - 2% | t <sub>BTN</sub> + 2% | ns | | t <sub>CMW</sub> | Modulation Signal Pulse Width in Sharp-IR and Consumer Remote Control | Transmitter | t <sub>CWN</sub> - 25 <sup>3</sup> | t <sub>CWN</sub> + 25 | ns | | | | Receiver | 500 | | ns | | t <sub>CMP</sub> | Modulation Signal Period in Sharp-IR and Consumer Remote Control | Transmitter | t <sub>CPN</sub> - 25 <sup>4</sup> | t <sub>CPN</sub> + 25 | ns | | | Consumer Nomes Control | Receiver | t <sub>MMIN</sub> 5 | t <sub>MMAX</sub> 5 | ns | | t <sub>SPW</sub> | SIR Signal Pulse Width | Transmitter,<br>Variable | $(^3/_{16}) \times t_{BTN} - 15^2$ | $(^3/_{16}) \times t_{BTN} + 15^2$ | ns | | | | Transmitter,<br>Fixed | 1.48 | 1.78 | μs | | | | Receiver | 1 | | μs | | S <sub>DRT</sub> | SIR Data Rate Tolerance. | Transmitter | | ± 0.87% | | | | % of Nominal Data Rate. | Receiver | | ± 2.0% | | | t <sub>SJT</sub> | SIR Leading Edge Jitter. | Transmitter | | ± 2.5% | | | | % of Nominal Bit Duration. | Receiver | | ± 6.5% | | - 1. Not tested. Guaranteed by design. - 2. t<sub>BTN</sub> is the nominal bit time in Serial Port, Sharp-IR, SIR and Consumer Remote Control modes. It is determined by the setting of the Baud Generator Divisor registers - 3. t<sub>CWN</sub> is the nominal pulse width of the modulation signal for Sharp-IR and Consumer Remote Control modes. It is determined by the MCPW field (bits 7-5) of the IRTXMC register and the TXHSC bit (bit 2) of the RCCFG register - 4. t<sub>CPN</sub> is the nominal period of the modulation signal for Sharp-IR and Consumer Remote Control modes. It is determined by the MCFR field (bits 4-0) of the IRTXMC register and the TXHSC bit (bit 2) of the RCCFG register. - 5. t<sub>MMIN</sub> and t<sub>MMAX</sub> define the time range within which the period of the incoming subcarrier signal has to fall in order for the signal to be accepted by the receiver. These time values are determined by the contents of the IRRXDC register and the setting of the RXHSC bit (bit 5) of the RCCFG register ## 2.4.9 Glue Function Timing ## **Highest Active Main and Standby Supply Reference** | Symbol | Figure | Description | Reference Conditions | Min | Max | | | |-----------------|---------|-------------------------------------------------------------------------------------------------|-----------------------------------------------|-----|------|--|--| | | Main | | | | | | | | t <sub>PD</sub> | 11 | $V_{DD3}$ to REF5V Propagation Delay <sup>1</sup> $V_{DD5} = 0$ ; $V_{DD3}$ slew rate > 10 V/ms | | | 1 ms | | | | | Standby | | | | | | | | t <sub>PD</sub> | 11 | V <sub>SB3</sub> to REF5V_STBY Propagation Delay <sup>1</sup> | $V_{SB5} = 0$ ; $V_{SB3}$ slew rate > 10 V/ms | | 1 ms | | | 1. Not tested. Guaranteed by design. Figure 11. REF5V and REF5V\_STBY (AC Characteristics) #### **Resume Reset** | Symbol | Figure | Description | Reference Conditions | Min | Max | Units | |------------------|--------|---------------------------------------------------------------------|-------------------------------------------------|-----|-----|-------| | t <sub>RD</sub> | 12 | Rising Supply Delay <sup>1</sup> (typ. 32 ms) | $V_{SB5} > V_{TRIP}$ and $V_{SB3} > V_{SB3ON}$ | 20 | 100 | ms | | t <sub>FD5</sub> | 12 | Falling V <sub>SB5</sub> Supply Delay <sup>1</sup> | $V_{SB5} < V_{TRIP}$ and $V_{SB3} > V_{SB3ON}$ | | 100 | ns | | t <sub>GA</sub> | 12 | V <sub>SB5</sub> and V <sub>SB3</sub> Glitch Allowance <sup>1</sup> | $V_{SB5} < V_{TRIP}$ or $V_{SB3} < V_{SB3OFF}$ | | 100 | ns | | t <sub>FD3</sub> | 12 | Falling V <sub>SB3</sub> Supply Delay <sup>1</sup> | $V_{SB3} < V_{SB3OFF}$ and $V_{SB5} > V_{TRIP}$ | | 100 | ns | | t <sub>R</sub> | 12 | Rise Time <sup>2</sup> | V <sub>SB3</sub> > V <sub>SB3ON</sub> | | 100 | ns | | t <sub>F</sub> | 12 | Fall Time <sup>2</sup> | V <sub>SB3</sub> > V <sub>SB3ON</sub> | | 100 | ns | - 1. Not tested. Guaranteed by characterization. - 2. Not tested. Guaranteed by design. Figure 12. RSMRST (AC Characteristics) #### **Main Power Good** #### **Power Distribution Control** | Symbol | Figure | Description | Reference Conditions | Min | Max | Units | |-----------------|--------|-----------------------------------------------|--------------------------------------|-----|-----|-------| | t <sub>PB</sub> | _ | BKFD_CUT Propagation Delay <sup>1</sup> | PWRGD_PS or SLP_S3 to BKFD_CUT | | 1 | μs | | t <sub>TB</sub> | _ | BKFD_CUT Transition Time <sup>1</sup> | 0.8V to 2.0V | | 50 | ns | | t <sub>PL</sub> | 13 | LATCHED_BF_CUT Propagation Delay <sup>1</sup> | BKFD_CUT or SLP_S5 to LATCHED_BF_CUT | | 1 | μs | | t <sub>TL</sub> | 13 | LATCHED_BF_CUT Transition Time <sup>1</sup> | 0.8V to 2.0V | | 50 | ns | <sup>1.</sup> Not tested. Guaranteed by design. Figure 13. BKFD\_CUT and LATCHED\_BF\_CUT (AC Characteristics) ## **Main Power Supply Control** | Symbol | Figure | Description | Reference Conditions | Min | Max | Units | |-----------------|--------|---------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|-----|-------| | t <sub>PR</sub> | _ | Rise Propagation Delay <sup>1,2</sup> | (CPU_PRESENT = 1) or (SLP_S3 = 0) or (ETC event occurred) to RE of PS_ON | | 1 | μs | | t <sub>PF</sub> | _ | Fall Propagation Delay <sup>1</sup> | From whichever occurs last: (CPU_PRESENT = 0), (SLP_S3 = 1), (No ETC event and RE on SLP_S3) to FE of PS_ON | | 1 | μs | | t <sub>R</sub> | _ | Rise Time <sup>1,2</sup> | 0.8V to 2.0V | | 50 | ns | | t <sub>F</sub> | _ | Fall Time <sup>1</sup> | 2.0V to 0.8V | | 50 | ns | - 1. Not tested. Guaranteed by design. - 2. Test conditions: $C_L$ = 50 pF and 1 K $\Omega$ external resistor to $V_{SB5}$ ### **SMBus Voltage Translation and Isolation Timing** | Symbol | Figure | Description | Type of Requirement <sup>1</sup> | Min | Max | Unit | |-------------------|--------|----------------------------------------------------------|----------------------------------|-----|---------------------|------| | t <sub>SMBR</sub> | _ | Rise Time (all signals) | Input | | 1000 <sup>2,3</sup> | ns | | t <sub>SMBF</sub> | _ | Fall Time (all signals) | Input | | 250 <sup>3</sup> | ns | | | | | Output | | 300 <sup>2,4</sup> | ns | | t <sub>SMBD</sub> | _ | Propagation Delay (each signal pair, in both directions) | Output | | 500 <sup>2,4</sup> | ns | - 1. An "Input" type is a value the PC8374L device expects from the system; an "Output" type is a value the PC8374L device provides to the system. - 2. Test conditions: R<sub>L</sub> = 1 K $\Omega$ to V<sub>DD3</sub> = 2.25V or 3.3V, or R<sub>L</sub> = 1.5 K $\Omega$ to V<sub>DD5</sub> = 5V and C<sub>L</sub> = 400 pF to GND. - 3. Not tested. Guaranteed by design. - 4. Not tested. Guaranteed by characterization. #### 2.4.10 SWC Timing ### Wake-Up Inputs at V<sub>SB3</sub> Power Switching | Symbol | Figure | Description | Reference Conditions | Min | Max | |-------------------|--------|--------------------------------------------|-------------------------------------------------------------------|--------------------------------------|-------------------------| | t <sub>EWIV</sub> | 14 | External Wake-Up Inputs Valid <sup>1</sup> | At V <sub>SB3</sub> power on, after the 32 KHz Domain is toggling | 24576 * t <sub>CP</sub> <sup>2</sup> | 32768 * t <sub>CP</sub> | - 1. Not tested. Guaranteed by characterization. - 2. t<sub>CP</sub> is the cycle time of the 32 KHz clock domain (see "Low-Frequency Clock Timing" on page 34) Figure 14. Inputs at V<sub>SB3</sub> Power Switching ### Wake-Up Inputs at V<sub>DD3</sub> Power Switching | Symbol | Figure | Description | Reference Conditions | Min | Max | |-------------------|--------|--------------------------------------------|----------------------------------------------|--------------------------------------|-------------------------| | $t_{\text{EWIV}}$ | 15 | External Wake-Up Inputs Valid <sup>1</sup> | After V <sub>DD3</sub> power on <sup>2</sup> | 24576 * t <sub>CP</sub> <sup>3</sup> | 32768 ∗ t <sub>CP</sub> | - 1. Not tested. Guaranteed by characterization. - 2. The 32 KHz clock domain is assumed to be toggling at $\ensuremath{V_{DD3}}$ power stable. - 3. t<sub>CP</sub> is the cycle time of the 32 KHz clock domain (see "Low-Frequency Clock Timing" on page 34) Figure 15. Wake-Up Inputs at V<sub>DD3</sub> Power Switching ### 2.4.11 SMBus Timing | Symbol | Figure | Description | Type of Requirement <sup>1</sup> | Min | Max | Unit | |---------------------|--------|-------------------------------------------------------------|----------------------------------|-------------------|-------------------|------| | t <sub>SMBR</sub> | 16 | Rise time (HMSCL and HMSDA) | Input <sup>2</sup> | | 1000 <sup>3</sup> | ns | | t <sub>SMBF</sub> | 16 | Fall time (HMSCL and HMSDA) | Input | | 300 <sup>3</sup> | ns | | | | | Output <sup>2</sup> | | 250 <sup>4</sup> | ns | | t <sub>SMBCKL</sub> | 16 | Clock low period (HMSCL) | Input | 4.7 | | μs | | t <sub>SMBCKH</sub> | 16 | Clock high period (HMSCL) | Input | 4 | | μs | | t <sub>SMBCY</sub> | 17 | Clock cycle (HMSCL) | Input | 10 | | μs | | t <sub>SMBDS</sub> | 17 | Data setup time (before clock rising edge) | Input | 250 | | ns | | | | | Output <sup>2</sup> | 250 | | ns | | t <sub>SMBDH</sub> | 17 | Data hold time (after clock falling edge) | Input | 0 | | ns | | | | | Output <sup>2</sup> | 300 | | ns | | t <sub>SMBPS</sub> | 18 | Stop condition setup time (clock before data) | Input | 4 | | μs | | t <sub>SMBSH</sub> | 18 | Start condition hold time (clock after data) | Input | 4 | | μs | | t <sub>SMBBUF</sub> | 18 | Bus free time between Stop and Start conditions (HMSDA) | Input | 4.7 | | μѕ | | t <sub>SMBRS</sub> | 19 | Restart condition setup time (clock before data) | Input | 4.7 | | μs | | t <sub>SMBRH</sub> | 19 | Restart condition hold time (clock after data) | Input | 4 | | μs | | t <sub>SMBLEX</sub> | - | Cumulative clock low extend time from Start to Stop (HMSCL) | Output | | 25 <sup>3</sup> | ms | | t <sub>SMBTO</sub> | - | Clock low time-out (HMSCL) | Input | 25 <sup>3,5</sup> | | ms | | | | | Output | | 35 <sup>3,6</sup> | ms | - 1. An "Input" type is a value the PC8374L expects from the system; an "Output" type is a value the PC8374L provides to the system. - 2. Test conditions: $R_L$ = 1 K $\Omega$ to V<sub>SB</sub> = 3.3V, $C_L$ = 400 pF to GND. 3. Not tested. Guaranteed by design. - 4. Not tested. Guaranteed by characterization. - 5. The PC8374L detects a time-out condition if HMSCL is held low for more than t<sub>SMBTO</sub>. - 6. Upon detection of a time-out condition, the PC8374L resets the SMBus Interface no later than t<sub>SMBTO</sub>. Figure 16. SMBus Signals (HMSCL and HMSDA) Rising Time and Falling Time Figure 17. SMBus Data Bit Timing Figure 18. SMBus Start and Stop Condition Timing Figure 19. SMBus Restart Condition TIming # **Physical Dimensions** All dimensions are in millimeters Plastic Quad Flatpack (PQFP), JEDEC Order Number PC8374L-xxx/VLA **NS Package Number VLA128A** #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Europe Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Response Group Tel: 65-2544466 Fax: 65-2504466 Français Tel: +33 (0) 1 41 91 87 90 **National Semiconductor** Japan Ltd. Tel: 81-3-5639-7560 Fax: 81-3-5639-7507 Email: nsj.crc@jksmtp.nsc.com Email: ap.support@nsc.com **National Semiconductor** Asia Pacific Customer