- Low Supply Voltage Range 1.8 V − 3.6 V - Ultralow-Power Consumption: - Active Mode: 200 μA at 1 MHz, 2.2 V - Standby Mode: 0.7 μA - Off Mode (RAM Retention): 0.1 μA - Five Power Saving Modes - Wake-Up From Standby Mode in 6 μs - 16-Bit RISC Architecture, 125 ns Instruction Cycle Time - Basic Clock Module Configurations: - Various Internal Resistors - Single External Resistor - 32-kHz Crystal - High Frequency Crystal - Resonator - External Clock Source - 16-Bit Timer\_A With Three Capture/Compare Registers - 10-Bit, 200-ksps A/D Converter With Internal Reference, Sample-and-Hold, Autoscan, and Data Transfer Controller - Serial Communication Interface (USART) With Software-Selectable Asynchronous UART or Synchronous SPI (MSP430x12x2 Only) - Serial Onboard Programming, No External Programming Voltage Needed Programmable Code Protection by Security Fuse - Supply Voltage Brownout Protection - MSP430x11x2 Family Members Include: MSP430F1122: 4KB + 256B Flash Memory 256B RAM - MSP430F1132: 8KB + 256B Flash Memory 256B RAM Available in 20-Pin Plastic SOWB and 20-Pin Plastic TSSOP Packages - MSP430x12x2 Family Members Include: MSP430F1222: 4KB + 256B Flash Memory 256B RAM - MSP430F1232: 8KB + 256B Flash Memory 256B RAM Available in 28-Pin Plastic SOWB and 28-Pin Plastic TSSOP Packages For Complete Module Descriptions, See the MSP430x1xx Family User's Guide, Literature Number SLAU049 # description The Texas Instruments MSP430 family of ultralow-power microcontrollers consist of several devices featuring different sets of peripherals targeted for various applications. The architecture, combined with five low power modes is optimized to achieve extended battery life in portable measurement applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that attribute to maximum code efficiency. The digitally controlled oscillator (DCO) allows wake-up from low-power modes to active mode in less than 6µs. The MSP430x11x2 and MSP430x12x2 series are ultralow-power mixed signal microcontrollers with a built-in 16-bit timer, 10-bit A/D converter with integrated reference and data transfer controller (DTC) and fourteen or twenty-two I/O pins. In addition, the MSP430x12x2 series microcontrollers have built-in communication capability using asynchronous (UART) and synchronous (SPI) protocols. Digital signal processing with the 16-bit RISC performance enables effective system solutions such as glass breakage detection with signal analysis (including wave digital filter algorithm). Another area of application is in stand-alone RF sensors. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### **AVAILABLE OPTIONS** | | | PACKAGED DEVICES | | | | | | | |-------|---------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|--|--|--| | TA | | PLASTIC 20-PIN SOWB<br>(DW) | PLASTIC 20-PIN TSSOP<br>(PW) | PLASTIC 28-PIN SOWB<br>(DW) | PLASTIC 28-PIN TSSOP<br>(PW) | | | | | -40°C | to 85°C | MSP430F1122IDW<br>MSP430F1132IDW | MSP430F1122IPW<br>MSP430F1132IPW | MSP430F1222IDW<br>MSP430F1232IDW | MSP430F1222IPW<br>MSP430F1232IPW | | | | # DW or PW PACKAGE (TOP VIEW) #### MSP430x11x2 # DW or PW PACKAGE (TOP VIEW) WISF 43UX 12X2 # functional block diagram # **Terminal Functions** | TERMINA | AL. | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | '11x2<br>NO. | '12x2<br>NO. | 1/0 | DESCRIPTION | | P1.0/TACLK/<br>ADC10CLK | 13 | 21 | I/O | General-purpose digital I/O pin/Timer_A, clock signal TACLK input/conversion clock—10-bit ADC | | P1.1/TA0 | 14 | 22 | I/O | General-purpose digital I/O pin/Timer_A, capture: CCI0A input, compare: Out0 output | | P1.2/TA1 | 15 | 23 | I/O | General-purpose digital I/O pin/Timer_A, capture: CCI1A input, compare: Out1 output | | NO. NO. P1.0/TACLK/<br>ADC10CLK 13 21 I/O General-purpose digit.<br>ADC P1.1/TA0 14 22 I/O General-purpose digit.<br>General-purpose digit. P1.2/TA1 15 23 I/O General-purpose digit.<br>General-purpose digit. P1.3/TA2 16 24 I/O General-purpose digit.<br>General-purpose digit. P1.4/SMCLK/TCK 17 25 I/O General-purpose digit. | | I/O | General-purpose digital I/O pin/Timer_A, capture: CCI2A input, compare: Out2 output | | | P1.4/SMCLK/TCK | 17 | 25 | I/O | General-purpose digital I/O pin/SMCLK signal output/test clock, input terminal for device programming and test | | P1.5/TA0/TMS | 18 | 26 | I/O | General-purpose digital I/O pin/Timer_A, compare: Out0 output/test mode select, input terminal for device programming and test | | P1.6/TA1/TDI | 19 | 27 | I/O | General-purpose digital I/O pin/Timer_A, compare: Out1 output/test data input terminal | | P1.7/TA2/TDO/TDI <sup>†</sup> | 20 | 28 | I/O | General-purpose digital I/O pin/Timer_A, compare: Out2 output/test data output terminal or data input during programming | | P2.0/ACLK/A0 | 8 | 8 | I/O | General-purpose digital I/O pin/ACLK output, analog input to 10-bit ADC input A0 | | P2.1/INCLK/A1 | 9 | 9 | I/O | General-purpose digital I/O pin/Timer_A, clock signal at INCLK, analog input to 10-bit ADC input A1 | | P2.2/TA0/A2 | 10 | 10 | I/O | General-purpose digital I/O pin/Timer_A, capture: CCI0B input, compare: Out0 output/analog input to 10-bit ADC input A2 | | P2.3/TA1/A3/V <sub>REF</sub> _ | 11 | 19 | I/O | General-purpose digital I/O pin/Timer_A, capture: CCI1B input, compare: Out1 output/analog input to 10-bit ADC input A3, negative reference voltage terminal. | | P2.4/TA2/A4/V <sub>REF+</sub> | 12 | 20 | I/O | General-purpose digital I/O pin/Timer_A, compare: Out2 output/analog input to 10-bit ADC input A4, I/O of positive reference voltage terminal. | | P2.5/R <sub>OSC</sub> | 3 | 3 | I/O | General-purpose digital I/O pin/Input for external resistor that defines the DCO nominal frequency | | P3.0/STE0/A5 | NA | 11 | I/O | General-purpose digital I/O pin, slave transmit enable—USART0/SPI mode, analog input to 10-bit ADC input A5 | | P3.1/SIMO0 | NA | 12 | I/O | General-purpose digital I/O pin, slave in/master out of USART0/SPI mode | | P3.2/SOMI0 | NA | 13 | I/O | General-purpose digital I/O pin, slave out/master in of USART0/SPI mode | | P3.3/UCLK0 | NA | 14 | I/O | General-purpose digital I/O pin, external clock input—USART0/UART or SPI mode, clock output—USART0/SPI mode clock input | | P3.4/UTXD0 | NA | 15 | I/O | General-purpose digital I/O pin, transmit data out—USART0/UART mode | | P3.5/URXD0 | NA | 16 | I/O | General-purpose digital I/O pin, receive data in—USART0/UART mode | | P3.6/A6 | NA | 17 | I/O | General-purpose digital I/O pin, analog input to 10-bit ADC input A6 | | P3.7/A7 | NA | 18 | I/O | General-purpose digital I/O pin, analog input to 10-bit ADC input A7 | | RST/NMI | 7 | 7 | Ι | Reset or nonmaskable interrupt input | | TEST | 1 | 1 | Ι | Select of test mode for JTAG pins on Port1 | | Vcc | 2 | 2 | | Supply voltage | | V <sub>SS</sub> | 4 | 4 | | Ground reference | | XIN | 6 | 6 | I | Input terminal of crystal oscillator | | XOUT | 5 | 5 | I/O | Output terminal of crystal oscillator | <sup>†</sup>TDO or TDI is selected via JTAG instruction. #### short-form description #### **CPU** The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand. The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock. Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator respectively. The remaining registers are general-purpose registers. Peripherals are connected to the CPU using data, address, and control buses, and can be handled with all instructions. #### instruction set The instruction set consists of 51 instructions with three formats and seven address modes. Each instruction can operate on word and byte data. Table 1 shows examples of the three types of instruction formats; the address modes are listed in Table 2. **Table 1. Instruction Word Formats** | Dual operands, source-destination | e.g. ADD R4,R5 | R4 + R5> R5 | |-----------------------------------|----------------|-----------------------| | Single operands, destination only | e.g. CALL R8 | PC>(TOS), R8> PC | | Relative jump, un/conditional | e.g. JNE | Jump-on-equal bit = 0 | **Table 2. Address Mode Descriptions** | ADDRESS MODE | S | D | SYNTAX | EXAMPLE | OPERATION | |------------------------|---|---|--------------------------|------------------|--------------------------------| | Register | ~ | ~ | MOV Rs,Rd | MOV R10,R11 | R10 —> R11 | | Indexed | ~ | ~ | MOV X(Rn),Y(Rm) | MOV 2(R5),6(R6) | M(2+R5)—> M(6+R6) | | Symbolic (PC relative) | ~ | ~ | MOV EDE,TONI | | M(EDE)> M(TONI) | | Absolute | 7 | ~ | MOV and MEM,and<br>TCDAT | | M(MEM) —> M(TCDAT) | | Indirect | ~ | | MOV @Rn,Y(Rm) | MOV @R10,Tab(R6) | M(R10)> M(Tab+R6) | | Indirect autoincrement | ~ | | MOV @Rn+,Rm | MOV @R10+,R11 | M(R10) —> R11<br>R10 + 2—> R10 | | Immediate | ~ | | MOV #X,TONI | MOV #45,TONI | #45> M(TONI) | NOTE: S = source D = destination # MSP430x11x2, MSP430x12x2 MIXED SIGNAL MICROCONTROLLER SLAS361B - JANUARY 2002 - REVISED MARCH 2003 #### operating modes The MSP430 has one active mode and five software selectable low-power modes of operation. An interrupt event can wake up the device from any of the five low-power modes, service the request and restore back to the low-power mode on return from the interrupt program. The following six operating modes can be configured by software: - Active mode AM; - All clocks are active - Low-power mode 0 (LPM0); - CPU is disabled ACLK and SMCLK remain active. MCLK is disabled - Low-power mode 1 (LPM1); - CPU is disabled ACLK and SMCLK remain active. MCLK is disabled DCO's dc-generator is disabled if DCO not used in active mode - Low-power mode 2 (LPM2); - CPU is disabled MCLK and SMCLK are disabled DCO's dc-generator remains enabled ACLK remains active - Low-power mode 3 (LPM3); - CPU is disabled MCLK and SMCLK are disabled DCO's dc-generator is disabled ACLK remains active - Low-power mode 4 (LPM4); - CPU is disabled ACLK is disabled MCLK and SMCLK are disabled DCO's dc-generator is disabled Crystal oscillator is stopped #### interrupt vector addresses The interrupt vectors and the power-up starting address are located in the memory with an address range of 0FFFFh-0FFE0h. The vector contains the 16-bit address of the appropriate interrupt handler instruction sequence. | INTERRUPT SOURCE | INTERRUPT FLAG | SYSTEM INTERRUPT | WORD ADDRESS | PRIORITY | |------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------|--------------|-------------| | Power-up, external reset, watchdog | WDTIFG (see Note1)<br>KEYV (see Note 1) | Reset | 0FFFEh | 15, highest | | NMI, oscillator fault, flash memory access violation | NMIIFG (see Notes 1 and 4)<br>OFIFG (see Notes 1 and 4)<br>ACCVIFG (see Notes 1 and 4) | (Non)-maskable,<br>(Non)-maskable,<br>(Non)-maskable | 0FFFCh | 14 | | | | | 0FFFAh | 13 | | | | | 0FFF8h | 12 | | | | | 0FFF6h | 11 | | Watchdog timer | WDTIFG | Maskable | 0FFF4h | 10 | | Timer_A | TACCR0 CCIFG (see Note 2) | Maskable | 0FFF2h | 9 | | Timer_A | TACCR1 and TACCR2<br>CCIFGs, TAIFG<br>(see Notes 1 and 2) | Maskable | 0FFF0h | 8 | | USART0 receive (see Note 5) | URXIFG0 | Maskable | 0FFEEh | 7 | | USART0 transmit (see Note 5) | UTXIFG0 | Maskable | 0FFECh | 6 | | ADC10 | ADC10IFG | Maskable | 0FFEAh | 5 | | | | | 0FFE8h | 4 | | I/O Port P2 (eight flags – see Note 3) | P2IFG.0 to P2IFG.7<br>(see Notes 1 and 2) | Maskable | 0FFE6h | 3 | | I/O Port P1 (eight flags) | P1IFG.0 to P1IFG.7<br>(see Notes 1 and 2) | Maskable | 0FFE4h | 2 | | | | | 0FFE2h | 1 | | | | | 0FFE0h | 0, lowest | NOTES: 1. Multiple source flags - 2. Interrupt flags are located in the module - 3. There are eight Port P2 interrupt flags, but only six Port P2 I/O pins (P2.0-5) are implemented on the '11x2 and '12x2 devices. - 4. (Non)-maskable: the individual interrupt enable bit can disable an interrupt event, but the general interrupt enable cannot. - 5. USART0 is implemented in MSP430x12x2 only. # MSP430x11x2, MSP430x12x2 MIXED SIGNAL MICROCONTROLLER SLAS361B - JANUARY 2002 - REVISED MARCH 2003 # special function registers Most interrupt and module enable bits are collected into the lowest address space. Special function register bits that are not allocated to a functional purpose are not physically present in the device. Simple software access is provided with this arrangement. #### interrupt enable 1 and 2 WDTIE: Watchdog Timer interrupt enable. Inactive if watchdog mode is selected. Active if Watchdog Timer is configured in interval timer mode. OFIE: Oscillator fault enable NMIIE: (Non)maskable interrupt enable ACCVIE: Flash access violation interrupt enable URXIEO: USARTO, UART, and SPI receive-interrupt enable (MSP430x12x2 devices only) UTXIEO: USARTO, UART, and SPI transmit-interrupt enable (MSP430x12x2 devices only) #### interrupt flag register 1 and 2 WDTIFG: Set on Watchdog Timer overflow (in watchdog mode) or security key violation. Reset on V<sub>CC</sub> power-up or a reset condition at RST/NMI pin in reset mode. OFIFG: Flag set on oscillator fault NMIIFG: Set via RST/NMI-pin URXIFG0: USART0, UART, and SPI receive flag (MSP430x12x2 devices only) UTXIFG0: USART0, UART, and SPI transmit flag (MSP430x12x2 devices only) # memory organization #### bootstrap loader (BSL) The MSP430 bootstrap loader (BSL) enables users to program the flash memory or RAM using a UART serial interface. Access to the MSP430 memory via the BSL is protected by user-defined password. For complete description of the features of the BSL and its implementation, see the Application report *Features of the MSP430 Bootstrap Loader*, Literature Number SLAA089. # flash memory The flash memory can be programmed via the JTAG port, the bootstrap loader, or in-system by the CPU. The CPU can perform single-byte and single-word writes to the flash memory. Features of the flash memory include: - Flash memory has n segments of main memory and two segments of information memory (A and B) of 128 bytes each. Each segment in main memory is 512 bytes in size. - Segments 0 to n may be erased in one step, or each segment may be individually erased. - Segments A and B can be erased individually, or as a group with segments 0-n. Segments A and B are also called *information memory*. - New devices may have some bytes programmed in the information memory (needed for test during manufacturing). The user should perform an erase of the information memory prior to the first use. NOTE: All segments not implemented on all devices. #### peripherals Peripherals are connected to the CPU through data, address, and control busses and can be handled using all instructions. # oscillator and system clock The clock system in the MSP430x11x2 and MSP430x12x2 devices is supported by the basic clock module that includes support for a 32768-Hz watch crystal oscillator, an internal digitally-controlled oscillator (DCO) and a high frequency crystal oscillator. The basic clock module is designed to meet the requirements of both low system cost and low-power consumption. The internal DCO provides a fast turn-on clock source and stabilizes in less than 6 $\mu$ s. The basic clock module provides the following clock signals: - Auxiliary clock (ACLK), sourced from a 32768-Hz watch crystal or a high frequency crystal. - Main clock (MCLK), the system clock used by the CPU. - Sub-Main clock (SMCLK), the sub-system clock used by the peripheral modules. # digital I/O There are 3 8-bit I/O ports implemented—ports P1, P2, and P3 (only six port P2 I/O signals are available on external pins; port P3 is implemented only on 'x12x2 devices): - All individual I/O bits are independently programmable. - Any combination of input, output, and interrupt conditions is possible. - Edge-selectable interrupt input capability for all the eight bits of ports P1 and six bits of port P2. - Read/write access to port-control registers is supported by all instructions. #### NOTE: Six bits of port P2, P2.0 to P2.5, are available on external pins, but all control and data bits for port P2 are implemented. Port P3 has no interrupt capability. Port P3 is implemented in MSP430x12x2 only. #### brownout The brownout circuit is implemented to provide the proper internal reset signal to the device during power on and power off. # watchdog timer The primary function of the watchdog timer (WDT) module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be configured as an interval timer and can generate interrupts at selected time intervals. # USART0 (MSP430x12x2 Only) The MSP430x12x2 devices have one hardware universal synchronous/asynchronous receive transmit (USART0) peripheral module that is used for serial data communication. The USART supports synchronous SPI (3 or 4 pin) and asynchronous UART communication protocols, using double-buffered transmit and receive channels. #### timer A3 Timer\_A3 is a 16-bit timer/counter with three capture/compare registers. Timer\_A3 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_A3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers. #### ADC<sub>10</sub> The ADC10 module supports fast, 10-bit analog-to-digital conversions. The module implements a 10-bit SAR core, sample select control, reference generator and data transfer controller, or DTC, for automatic conversion result handling allowing ADC samples to be converted and stored without any CPU intervention. # peripheral file map | | PERIPHERALS WITH WORD ACCESS | | | | | | | | | |---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | ADC10 | ADC data transfer start address ADC memory ADC control register 1 ADC control register 0 ADC analog enable ADC data transfer control register 1 ADC data transfer control register 0 | ADC10SA ADC10MEM ADC10CTL1 ADC10CTL0 ADC10AE ADC10DTC1 ADC10DTC1 | 1BCh<br>1B4h<br>1B2h<br>1B0h<br>04Ah<br>049h<br>048h | | | | | | | | Timer_A | Reserved Reserved Reserved Reserved Capture/compare register Capture/compare register Capture/compare register Timer_A register Reserved Reserved Reserved Reserved Capture/compare control Capture/compare control Capture/compare control Timer_A control Timer_A control | TACCR2 TACCR1 TACCR0 TAR TACCTL2 TACCTL1 TACCTL0 TACTL TACTL | 017Eh<br>017Ch<br>017Ah<br>0178h<br>0176h<br>0174h<br>0172h<br>0170h<br>016Eh<br>016Ch<br>016Ah<br>0168h<br>0168h<br>0164h<br>0162h<br>0162h | | | | | | | | Flash Memory | Flash control 3 Flash control 2 Flash control 1 | FCTL3<br>FCTL2<br>FCTL1 | 012Ch<br>012Ah<br>0128h | | | | | | | | Watchdog | Watchdog/timer control | WDTCTL | 0120h | | | | | | | | | PERIPHERALS WITH BYTE ACCESS | - | | | | | | | | | USART0<br>(in MSP430x12x2 only) | Transmit buffer Receive buffer Baud rate Baud rate Modulation control Receive control Transmit control USART control | U0TXBUF U0RXBUF U0BR1 U0BR0 U0MCTL U0RCTL U0TCTL U0CTL | 077h<br>076h<br>075h<br>074h<br>073h<br>072h<br>071h<br>070h | | | | | | | | Basic Clock | Basic clock sys. control2 Basic clock sys. control1 DCO clock freq. control | BCSCTL2<br>BCSCTL1<br>DCOCTL | 058h<br>057h<br>056h | | | | | | | | Port P2 | Port P2 selection Port P2 interrupt enable Port P2 interrupt edge select Port P2 interrupt flag Port P2 direction Port P2 output Port P2 input | P2SEL P2IE P2IES P2IFG P2DIR P2OUT P2IN | 02Eh<br>02Dh<br>02Ch<br>02Bh<br>02Ah<br>029h<br>028h | | | | | | | | Port P1 | Port P1 selection Port P1 interrupt enable Port P1 interrupt edge select Port P1 interrupt flag Port P1 direction Port P1 output Port P1 input | P1SEL P1IE P1IES P1IFG P1DIR P1OUT P1IN | 026h<br>025h<br>024h<br>023h<br>022h<br>021h<br>020h | | | | | | | # peripheral file map (continued) | PERIPHERALS WITH BYTE ACCESS (CONTINUED) | | | | | | | |------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------|--|--|--| | Port P3<br>(in MSP430x12x2 only) | Port P3 selection<br>Port P3 direction<br>Port P3 output<br>Port P3 input | P3SEL<br>P3DIR<br>P3OUT<br>P3IN | 01Bh<br>01Ah<br>019h<br>018h | | | | | Special Function | Module enable2 Module enable1 SFR interrupt flag2 SFR interrupt flag1 SFR interrupt enable2 SFR interrupt enable1 | ME2<br>ME1<br>IFG2<br>IFG1<br>IE2<br>IE1 | 005h<br>004h<br>003h<br>002h<br>001h<br>000h | | | | # absolute maximum ratings† | Voltage applied at V <sub>CC</sub> to V <sub>SS</sub> | | |-------------------------------------------------------------|----------------| | Voltage applied to any pin (referenced to VSS) | | | Diode current at any device terminal | ±2 mA | | Storage temperature, T <sub>stq</sub> (unprogrammed device) | –55°C to 150°C | | Storage temperature, T <sub>stg</sub> (programmed device) | –40°C to 85°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE: All voltages referenced to VSS. #### recommended operating conditions | | | | MIN | NOM | MAX | UNITS | |-----------------------------------------------------------------------|-------------------------------|-------------------------------------------------------------|--------------------|---------|----------------------|-------| | Supply voltage during program execution, V | CC (see Note 1) | MSP430F11x2 | 1.8 | | 3.6 | V | | Supply voltage during program/erase flash r | nemory, V <sub>CC</sub> | MSP430F12x2 | 2.7 | | 3.6 | V | | Supply voltage, VSS | | | | 0 | | V | | Operating free-air temperature range, TA | | MSP430F11x2<br>MSP430F12x2 | -40 | | 85 | °C | | FXT1 crystal frequency full FXT4 | LF mode selected, XTS=0 | Watch crystal | | 32768 | | Hz | | LFXT1 crystal frequency, f <sub>(LFXT1)</sub> (see Note 2) | VT1 colored mode VTC 1 | Ceramic resonator | 450 | | 3.6<br>3.6<br>0 | ld l= | | (See Note 2) | XT1 selected mode, XTS=1 | Crystal | 1000 | | | kHz | | Draggeory from Langue from Langue (MCLI/ circus | .n | V <sub>CC</sub> = 1.8 V,<br>MSP430F11x2<br>MSP430F12x2 | dc | dc 4.15 | MHz | | | Processor frequency f <sub>(system)</sub> (MCLK signal | 1) | V <sub>CC</sub> = 3.6 V,<br>MSP430F11x2<br>MSP430F12x2 | dc | | 8 | | | Flash timing generator frequency, f(FTG) | | MSP430F11x2<br>MSP430F12x2 | 257 | | 476 | kHz | | Cumulative program time, block write, t <sub>(CPT)</sub> (see Note 3) | | V <sub>CC</sub> = 2.7 V/3.6 V<br>MSP430F11x2<br>MSP430F12x2 | | | 3 | ms | | Low-level input voltage (TEST, RST/NMI), V | IL (excluding XIN, XOUT) | V <sub>CC</sub> = 2.2 V/3 V | VSS | | V <sub>SS</sub> +0.6 | V | | High-level input voltage (TEST, RST/NMI), V | IH (excluding XIN, XOUT) | V <sub>CC</sub> = 2.2 V/3 V | 0.8V <sub>CC</sub> | | Vcc | V | | Input levels at XIN, XOUT | VIL(XIN, XOUT) VIH(XIN, XOUT) | V <sub>CC</sub> = 2.2 V/3 V | V <sub>SS</sub> | ( | | ٧ | - NOTES: 1. The LFXT1 oscillator in LF-mode requires a resistor of 5.1 M $\Omega$ from XOUT to VSS when VCC <2.5 V. The LFXT1 oscillator in XT1-mode accepts a ceramic resonator or a crystal frequency of 4 MHz at VCC $\geq$ 2.2 V. The LFXT1 oscillator in XT1-mode accepts a ceramic resonator or a crystal frequency of 8 MHz at VCC $\geq$ 2.8 V. - 2. The LFXT1 oscillator in LF-mode requires a watch crystal. - The LFXT1 oscillator in XT1-mode accepts a ceramic resonator or a crystal. - 3. The cumulative program time must not be exceeded during a block-write operation. NOTE: Minimum processor frequency is defined by system clock. Flash program or erase operations require a minimum V<sub>CC</sub> of 2.7 V. Figure 1. Frequency vs Supply Voltage electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) # supply current (into V<sub>CC</sub>) excluding external current | | PARAMETER | TEST CONDITIONS | TEST CONDITIONS | | | UNIT | | |-------------------------|------------------------|------------------------------------------------------------------------------------------------|-----------------------------|-----|-------------------------------------------------------------------------|------|--| | | | $T_A = -40^{\circ}\text{C} + 85^{\circ}\text{C},$<br>$f_{MCLK} = f_{(SMCLK)} = 1 \text{ MHz},$ | V <sub>CC</sub> = 2.2 V | 200 | 250 | μА | | | I(AM) I(CPUOff) I(LPM2) | Active mode | f(ACLK) = 32,768 Hz,<br>Program executes in Flash | V <sub>CC</sub> = 3 V | 300 | 350 | μΑ | | | , | | $T_A = -40^{\circ}C + 85^{\circ}C$ , | $V_{CC} = 2.2 \text{ V}$ | 3 | 5 | | | | | | f(MCLK) = f(SMCLK) = f(ACLK) = 4096 Hz,<br>Program executes in Flash | V <sub>CC</sub> = 3 V | 11 | 350<br>5<br>18<br>45<br>70<br>14<br>22<br>1.2<br>1<br>2.3<br>2.2<br>1.9 | μΑ | | | 1 | Law name and (LDMO) | $T_A = -40^{\circ}C + 85^{\circ}C,$ | V <sub>CC</sub> = 2.2 V | 32 | 45 | | | | '(CPUOff) | Low-power mode, (LPM0) | f(MCLK) = 0, $f(SMCLK) = 1$ MHz,<br>f(ACLK) = 32,768 Hz | V <sub>CC</sub> = 3 V | 55 | 70 | Ό μΑ | | | | Law name and (LDMO) | $T_A = -40^{\circ}C + 85^{\circ}C$ | V <sub>CC</sub> = 2.2 V | 11 | 14 | | | | I(LPM2) | Low-power mode, (LPM2) | f(MCLK) = f(SMCLK) = 0 MHz,<br>f(ACLK) = 32,768 Hz, SCG0 = 0 | V <sub>CC</sub> = 3 V | 17 | 22 | μΑ | | | | | $T_A = -40$ °C | | 0.0 | 1.2 | | | | | | T <sub>A</sub> = 25°C | V <sub>CC</sub> = 2.2 V | 0.7 | 1 | μΑ | | | 1 | Lauranna da (LDMO) | T <sub>A</sub> = 85°C | | 1.6 | 2.3 | | | | '(LPM3) | Low-power mode, (LPM3) | T <sub>A</sub> = -40°C | | 1.8 | 2.2 | | | | | | T <sub>A</sub> = 25°C | V <sub>CC</sub> = 3 V | 1.6 | 1.9 | μΑ | | | | | T <sub>A</sub> = 85°C | | 2.3 | 3.4 | | | | | | $T_A = -40^{\circ}C$ | | 0.1 | 0.5 | | | | I(LPM4) | Low-power mode, (LPM4) | T <sub>A</sub> = 25°C | V <sub>CC</sub> = 2.2 V/3 V | 0.1 | 0.5 | μΑ | | | • | | T <sub>A</sub> = 85°C | ] | 0.8 | 1.9 | | | NOTE 4: All inputs are tied to 0 V or $V_{\hbox{\footnotesize{CC}}}$ . Outputs do not source or sink any current. electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued) current consumption of active mode versus system frequency $$I_{AM} = I_{AM[1 \text{ MHz}]} \times f_{system} [MHz]$$ current consumption of active mode versus supply voltage $$I_{AM} = I_{AM[3\ V]} + 120\ \mu A/V \times (V_{CC} - 3\ V)$$ # Schmitt-trigger inputs Port P1 to Port P3; P1.0 to P1.7, P2.0 to P2.5, P3.0 to P3.7 | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | | |------------------|------------------------------------------------------------------|-------------------------|-----|---------|------|--| | V | Decition and an impact through all decitions | V <sub>CC</sub> = 2.2 V | 1.1 | 1.5 | ., | | | V <sub>IT+</sub> | Positive-going input threshold voltage | $V_{CC} = 3 V$ | 1.5 | 1.9 | V | | | V | Na active acies insert threehold relies | V <sub>CC</sub> = 2.2 V | 0.4 | 0.9 | V | | | $V_{IT-}$ | Negative-going input threshold voltage | VCC = 3 V | 0.9 | 1.3 | V | | | \/ı | Input voltage hyptoresis (Vi= Vi= ) | V <sub>CC</sub> = 2.2 V | 0.3 | 1.1 | V | | | $V_{hys}$ | Input voltage hysteresis, (V <sub>IT+</sub> – V <sub>IT</sub> _) | VCC = 3 V | 0.5 | 1 | V | | ## outputs Port 1 to P3; P1.0 to P1.7, P2.0 to P2.5, P3.0 to P3.7 | | PARAMETER | TEST | CONDITIONS | | MIN | TYP MAX | UNIT | |-----|---------------------------|---------------------------------|--------------------------|------------|-----------------------|-----------------------|------| | | | $I_{(OHmax)} = -1.5 \text{ mA}$ | v 00v | See Note 1 | V <sub>CC</sub> -0.25 | Vcc | | | VOH | High lavel cutaut voltage | $I_{(OHmax)} = -6 \text{ mA}$ | $V_{CC} = 2.2 \text{ V}$ | See Note 2 | VCC-0.6 | VCC | V | | | High-level output voltage | $I_{(OHmax)} = -1.5 \text{ mA}$ | VCC = 3 V | See Note 1 | V <sub>CC</sub> -0.25 | Vcc | | | | | $I_{(OHmax)} = -6 \text{ mA}$ | | See Note 2 | V <sub>CC</sub> -0.6 | V <sub>CC</sub> | | | | | $I_{(OLmax)} = 1.5 \text{ mA}$ | | See Note 1 | VSS | V <sub>SS</sub> +0.25 | | | 1., | | I <sub>(OLmax)</sub> = 6 mA | $V_{CC} = 2.2 \text{ V}$ | See Note 2 | VSS | V <sub>SS</sub> +0.6 | v | | VOL | Low-level output voltage | $I_{(OLmax)} = 1.5 \text{ mA}$ | v 2.v | See Note 1 | VSS | V <sub>SS</sub> +0.25 | V | | | | I <sub>(OLmax)</sub> = 6 mA | $V_{CC} = 3 \text{ V}$ | See Note 2 | VSS | V <sub>SS</sub> +0.6 | | NOTES: 1. The maximum total current, IOHmax and IOLmax, for all outputs combined, should not exceed ±12 mA to hold the maximum voltage drop specified. <sup>2.</sup> The maximum total current, I<sub>OHmax</sub> and I<sub>OLmax</sub>, for all outputs combined, should not exceed ±48 mA to hold the maximum voltage drop specified. electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued) outputs - Ports P1, P2, and P3 (see Note 11) # TYPICAL LOW-LEVEL OUTPUT CURRENT **LOW-LEVEL OUTPUT VOLTAGE** # TYPICAL LOW-LEVEL OUTPUT CURRENT LOW-LEVEL OUTPUT VOLTAGE # TYPICAL HIGH-LEVEL OUTPUT CURRENT # **TYPICAL HIGH-LEVEL OUTPUT CURRENT** NOTE 3: Only one output is loaded at a time. # electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued) #### leakage current | PARAMETER | | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |------------|--------------------------------|----------------------------------------------------|-----------|-----|-----|-----|------| | llkg(Px.x) | High importance hadrons arrows | Port P1: P1.x, $0 \le x \le 7$ (see Notes 1 and 2) | 2.2 V/3 V | | | ±50 | A | | | | Port P2: P2.x, $0 \le x \le 5$ (see Notes 1 and 2) | 2.2 V/3 V | | | ±50 | nA | NOTES: 1. The leakage current is measured with VSS or VCC applied to the corresponding pin(s), unless otherwise noted. 2. The leakage of the digital port pins is measured individually. The port pin must be selected for input and there must be no optional pullup or pulldown resistor. #### inputs Px.x, TAx | | PARAMETER | TEST CONDITIONS | Vcс | MIN | TYP | MAX | UNIT | |----------|---------------------------|-----------------------------------------------------------------------------------------|-----------|-----|-----|-----|--------| | | | | 2.2 V/3 V | 1.5 | | | cycle | | t(int) | | Port P1, P2: P1.x to P2.x, External trigger signal for the interrupt flag, (see Note 1) | 2.2 V | 62 | | | | | | | To the morrapt mag, (occ victor) | 3 V | 50 | | | ns | | | | | 2.2 V/3 V | 1.5 | | | cycle | | t(cap) | Timer_A, capture timing | TA0, TA1, TA2 (see Note 2) | 2.2 V | 62 | | | | | ` ' ' | | | 3 V | 50 | | | ns | | f | Timer_A clock frequency | TACLE INCLESS - tax | 2.2 V | | | 8 | MHz | | f(TAext) | externally applied to pin | TACLK, INCLK $t_{(H)} = t_{(L)}$ | | | | 10 | IVITIZ | | 4 | Timer_A clock frequency | CMCLK on ACLK signal calcuted | 2.2 V | | | 8 | N41.1- | | f(TAint) | | SMCLK or ACLK signal selected | 3 V | | | 10 | MHz | - NOTES: 1. The external signal sets the interrupt flag every time the minimum t<sub>(int)</sub> cycle and time parameters are met. It may be set even with trigger signals shorter than t<sub>(int)</sub>. Both the cycle and timing specifications must be met to ensure the flag is set. t<sub>(int)</sub> is measured in MCLK cycles. - The external capture signal triggers the capture event every time the mimimum t<sub>(Cap)</sub> cycle and time parameters are met. A capture may be triggered with capture signals even shorter than t<sub>(Cap)</sub>. Both the cycle and timing specifications must be met to ensure a correct capture of the 16-bit timer value and to ensure the flag is set. #### **USART** (see Note 1) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|----------------------|-------------------------|-----|-----|-----|------| | t <sub>(τ)</sub> | USART: deglitch time | V <sub>CC</sub> = 2.2 V | 200 | 430 | 800 | 20 | | | OSAKT. degition time | V <sub>CC</sub> = 3 V | 150 | 280 | 500 | ns | NOTE 1: The signal applied to the USART receive signal/terminal (URXD) should meet the timing requirements of $t_{(\tau)}$ to ensure that the URXS flip-flop is set. The URXS flip-flop is set with negative pulses meeting the minimum-timing condition of $t_{(\tau)}$ . The operating conditions to set the flag must be met independently from this timing constraint. The deglitch circuitry is active only on negative transitions on the URXD line. electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued) #### outputs P1.x, P2.x, P3.x, TAx | Р | ARAMETER | TEST | CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |--------------------|------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------|---------------|-----|---------------|------| | f(P20) | | P2.0/ACLK, | C <sub>L</sub> = 20 pF | 2.2 V/3 V | | | fSystem | | | f(TAx) | Output frequency | TA0, TA1, TA2, C <sub>L</sub> = 20 pF, Internal clock source, SMCLK signal applied (see Note 1) | | 2.2 V/3 V | dc | | fSystem | MHz | | | | | fSMCLK = fLFXT1 = fXT1 | | 40% | | 60% | | | | | P1.4/SMCLK, | fSMCLK = fLFXT1 = fLF | 2.2 V/3 V | 35% | | 65% | | | | | C <sub>L</sub> = 20 pF | fSMCLK = fLFXT1/n | | 50%–<br>15 ns | 50% | 50%+<br>15 ns | | | <sup>t</sup> (Xdc) | t(Xdc) Duty cycle of O/P frequency | | fSMCLK = fDCOCLK | 2.2 V/3 V | 50%–<br>15 ns | 50% | 50%+<br>15 ns | | | | | Do 2/4 0/1/ | f <sub>P20</sub> = f <sub>LFXT1</sub> = f <sub>XT1</sub> | | 40% | | 60% | | | | | P2.0/ACLK,<br>C <sub>I</sub> = 20 pF | f <sub>P20</sub> = f <sub>LFXT1</sub> = f <sub>LF</sub> | 2.2 V/3 V | 30% | | 70% | | | | | | $f_{P20} = f_{LFXT1/n}$ | | | 50% | _ | | | t(TAdc) | | TA0, TA1, TA2, | C <sub>L</sub> = 20 pF, Duty cycle = 50% | 2.2 V/3 V | | 0 | ±50 | ns | NOTE 1: The limits of the system clock MCLK has to be met. MCLK and SMCLK can have different frequencies. #### RAM | | PARAMETER | MIN | NOM | MAX | UNIT | |---------|-------------------------|-----|-----|-----|------| | V(RAMh) | CPU halted (see Note 1) | 1.6 | | | V | NOTE 1: This parameter defines the minimum supply voltage V<sub>CC</sub> when the data in the program memory RAM remains unchanged. No program execution should happen during this supply voltage condition. #### POR brownout, reset (see Notes 1 and 2) | PARAMI | ETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|----------|----------------------------------------------------------------------------------------------|-----|------------------------|------------|------| | td(BOR) | | | | | 2000 | μs | | VCC(start) | | $dV_{CC}/dt \le 3 V/s$ | 0. | $7 \times V_{(B\_IT)}$ | <b>-</b> ) | V | | V(B_IT-) | Brownout | $dV_{CC}/dt \le 3 V/s$ | | | 1.71 | V | | V <sub>hys(B_IT-)</sub> | Diownout | $dVCC/dt \le 3 V/s$ | 70 | 130 | 180 | mV | | t(reset) | | Pulse length needed at RST/NMI pin to accepted reset internally, V <sub>CC</sub> = 2.2 V/3 V | 2 | | | μs | NOTES: 1. The current consumption of the brown-out module is already included in the I<sub>CC</sub> current consumption data. During power up, the CPU begins code execution following a period of t<sub>d(BOR)</sub> after V<sub>CC</sub> = V<sub>(B\_IT-)</sub> + V<sub>hys(B\_IT-)</sub>. The default DCO settings must not be changed until V<sub>CC</sub> ≥ V<sub>CC(min)</sub>. See the MSP430x1xx Family User's Guide for more information on the brownout circuit. electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued) Figure 6. POR/Brownout Reset (BOR) vs Supply Voltage Figure 7. V<sub>CC(min)</sub> Level With a Square Voltage Drop to Generate a POR/Brownout Signal Figure 8. V<sub>CC(min)</sub> Level With a Triangle Voltage Drop to Generate a POR/Brownout Signal electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued) # crystal oscillator, LFXT1 | | PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |---------------------|-----------------------|---------------------------------------|-------------|-----|-----|-----|------| | C <sub>(XIN)</sub> | Input capacitance | XTS=0; LF mode selected | 2.2 V / 3 V | | | | | | | | XTS=1; XT1 mode selected (see Note 1) | 2.2 V / 3 V | | 2 | | pF | | C | -\ Output capacitance | XTS=0; LF mode selected | 2.2 V / 3 V | | 12 | | ~F | | C <sub>(XOUT)</sub> | | XTS=1; XT1 mode selected (see Note 1) | 2.2 V / 3 V | | 2 | | pF | NOTE 1: Requires external capacitors at both terminals. Values are specified by crystal manufacturers. #### **DCO** | PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |---------------------|-------------------------------------------------------------------------------------------|-----------|-------------------------|-------------------------|----------------------------|---------| | | D 0 DCO 2 MOD 0 DCOD 0 T 050C | 2.2 V | 0.08 | 0.12 | 0.15 | N 41 1- | | f(DCO03) | $R_{Sel} = 0$ , DCO = 3, MOD = 0, DCOR = 0, $T_A = 25$ °C | 3 V | 0.08 | 0.13 | 0.16 | MHz | | £ | D . 4 DOO 2 MOD 0 DOOD 0 T. 050C | 2.2 V | 0.14 | 0.19 | 0.23 | N 41 1- | | f(DCO13) | $R_{Sel} = 1$ , DCO = 3, MOD = 0, DCOR = 0, $T_A = 25$ °C | 3 V | 0.14 | 0.18 | 0.22 | MHz | | fracces | $R_{Sel} = 2$ , DCO = 3, MOD = 0, DCOR = 0, $T_A = 25$ °C | 2.2 V | 0.22 | 0.3 | 0.36 | MHz | | f(DCO23) | NSel = 2, DOO = 3, MOD = 0, DOOK = 0, 1A = 23 C | 3 V | 0.22 | 0.28 | 0.34 | IVII IZ | | f | D . 2 DCO 2 MOD 0 DCOD 0 T- 25°C | 2.2 V | 0.37 | 0.49 | 0.59 | MHz | | f(DCO33) | $R_{Sel} = 3$ , DCO = 3, MOD = 0, DCOR = 0, $T_A = 25$ °C | 3 V | 0.37 | 0.47 | 0.56 | IVITZ | | £ | D . 4 DOO 2 MOD 0 DOOD 0 T. 050C | 2.2 V | 0.61 | 0.77 | 0.93 | N 41 1- | | f(DCO43) | $R_{Sel} = 4$ , DCO = 3, MOD = 0, DCOR = 0, $T_A = 25$ °C | 3 V | 0.61 | 0.75 | 0.9 | MHz | | , | D | 2.2 V | 1 | 1.2 | 1.5 | N 41 1- | | f(DCO53) | $R_{Sel} = 5$ , DCO = 3, MOD = 0, DCOR = 0, $T_A = 25$ °C | 3 V | 1 | 1.3 | 1.5 | 1.5 MHz | | | R <sub>Sel</sub> = 6, DCO = 3, MOD = 0, DCOR = 0, T <sub>A</sub> = 25°C | 2.2 V | 1.6 | 1.9 | 2.2 | N 41 1- | | f(DCO63) | | 3 V | 1.69 | 2 | 2.29 | MHz | | | D 7 D00 0 M0D 0 D00D 0 7 0500 | 2.2 V | 2.4 | 2.9 | 3.4 | | | f(DCO73) | $R_{Sel} = 7$ , DCO = 3, MOD = 0, DCOR = 0, $T_A = 25$ °C | 3 V | 2.7 | 3.2 | 3.65 | MHz | | | | 2.2 V | 4 | 4.5 | 4.9 | | | f(DCO77) | $R_{Sel} = 7$ , DCO = 7, MOD = 0, DCOR = 0, $T_A = 25$ °C | 3 V | 4.4 | 4.9 | 5.4 | MHz | | f(DCO47) | R <sub>Sel</sub> = 4, DCO = 7, MOD = 0, DCOR = 0, T <sub>A</sub> = 25°C | 2.2 V/3 V | F <sub>DCO40</sub> x1.7 | F <sub>DCO40</sub> x2.1 | F <sub>DCO40</sub><br>x2.5 | MHz | | S <sub>(Rsel)</sub> | S <sub>R</sub> = f <sub>Rsel+1</sub> /f <sub>Rsel</sub> | 2.2 V/3 V | 1.35 | 1.65 | 2 | | | S <sub>(DCO)</sub> | S <sub>DCO</sub> = f <sub>DCO+1</sub> /f <sub>DCO</sub> | 2.2 V/3 V | 1.07 | 1.12 | 1.16 | ratio | | | | 2.2 V | -0.31 | -0.36 | -0.4 | | | D <sub>t</sub> | Temperature drift, R <sub>Sel</sub> = 4, DCO = 3, MOD = 0 (see Note 1) | 3 V | -0.33 | -0.38 | -0.43 | %/°C | | D <sub>V</sub> | Drift with V <sub>CC</sub> variation, R <sub>Sel</sub> = 4, DCO = 3, MOD = 0 (see Note 1) | 2.2 V/3 V | | | ±5 | %/V | NOTES: 1. These parameters are not production tested. electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued) Figure 9. DCO Characteristics # principle characteristics of the DCO - Individual devices have a minimum and maximum operation frequency. The specified parameters for f<sub>DCOx0</sub> to f<sub>DCOx7</sub> are valid for all devices. - The DCO control bits DCO0, DCO1 and DCO2 have a step size as defined in parameter S<sub>DCO</sub>. - The modulation control bits MOD0 to MOD4 select how often $f_{DCO+1}$ is used within the period of 32 DCOCLK cycles. $f_{DCO}$ is used for the remaining cycles. The frequency is an average = $f_{DCO} \times (2^{MOD/32})$ . - All ranges selected by $R_{sel(n)}$ overlap with $R_{sel(n+1)}$ : $R_{sel0}$ overlaps with $R_{sel1}$ , ... $R_{sel6}$ overlaps with $R_{sel7}$ . #### wake-up from lower power modes (LPMx) | PARAMETER | | TEST COM | MIN | TYP | MAX | UNIT | | |---------------------|-------------------------|------------------------------|------------------------------|-----|-----|------|----| | t(LPM0) | | $V_{CC} = 2.2 \text{ V/3 V}$ | | | 100 | | | | t(LPM2) | | $V_{CC} = 2.2 \text{ V/3 V}$ | | | 100 | | ns | | | | f(MCLK) = 1 MHz, | $V_{CC} = 2.2 \text{ V/3 V}$ | | | 6 | | | t(LPM3) | Delay time (see Note 1) | f(MCLK) = 2 MHz, | $V_{CC} = 2.2 \text{ V/3 V}$ | | | 6 | μs | | | | f(MCLK) = 3 MHz, | $V_{CC} = 2.2 \text{ V/3 V}$ | | | 6 | | | | | f(MCLK) = 1 MHz, | $V_{CC} = 2.2 \text{ V/3 V}$ | 6 | | 6 | μs | | <sup>t</sup> (LPM4) | | f(MCLK) = 2 MHz, | $V_{CC} = 2.2 \text{ V/3 V}$ | | 6 | | | | | | f(MCLK) = 3 MHz, | $V_{CC} = 2.2 \text{ V/3 V}$ | | | 6 | | NOTE 1: Parameter applicable only if DCOCLK is used for MCLK. electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (continued) #### 10-bit ADC, power supply, and input range conditions (see Note 1) | P/ | ARAMETER | TEST CONDITIONS | 5 | MIN | NOM | MAX | UNIT | |------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------|------|------|------|------| | VCC | Analog supply voltage | V <sub>SS</sub> = 0 V | | 2.2 | | 3.6 | V | | Voca | Positive built-in reference | REF2_5 V = 1 for 2.5 V built-in reference REF2_5 V = 0 for 1.5 V built-in | 3 V | 2.35 | 2.5 | 2.65 | V | | V <sub>REF+</sub> | voltage output | reference VREF+ (VREF+)max | 2.2 V/3 V | 1.41 | 1.5 | 1.59 | V | | lvref+ | Load current out of V <sub>REF+</sub> | | 2.2 V | | | ±0.5 | mA | | 'VKEF+ | terminal | | 3 V | | | ±1 | ША | | | | IVREF+ = 500 μA $\pm$ 100 μA<br>Analog input voltage ~0.75 V; | 2.2 V<br>3 V | | | ±2 | LSB | | I <sub>L(VREF)+</sub> † | Load-current regulation | REF2_5 V = 0 | 3 V | | | ±2 | | | L(VIXLI)+ | V <sub>REF+</sub> terminal | IVREF+ = 500 µA ±100 µA<br>Analog input voltage ~1.25 V;<br>REF2_5 V = 1 | 3 V | | | ±2 | LSB | | | Load current regulation | $I_{VREF}$ + =100 μA $\rightarrow$ 900 μA, | ADC10SR = 0 | | | 400 | ns | | <sup>t</sup> (VREF) + <sup>‡</sup> | V <sub>REF+</sub> terminal | VCC=3 V, ax ~0.5 x V <sub>REF+</sub><br>Error of conversion result ≤ 1 LSB | ADC10SR = 1 | | | 2 | μs | | VeREF+ | Positive external reference voltage input | VeREF+ > VREF_/VeREF_ (see Note | e 2) | 1.4 | | VCC | V | | VREF-/VeREF- | Negative external reference voltage input | VeREF+ > VREF_/VeREF_ (see Note | e 3) | 0 | | 1.2 | V | | (V <sub>eREF+</sub> -<br>V <sub>REF-/</sub> V <sub>eREF-</sub> ) | Differential external reference voltage input | VeREF+ > VREF_/VeREF_ (see Note | e 4) | 1.4 | | VCC | V | | V(Px.x/Ax) | Analog input voltage range (see Note 5) | All Ax terminals. Analog inputs select ADC10AE register and PxSel.x=1 VSS ≤ VPx.x/Ax ≤ VCC | ed in | 0 | | VCC | V | | lanous | Operating supply current into V <sub>CC</sub> terminal | f <sub>ADC10CLK</sub> = 5 MHz<br>ADC10ON = 1, REFON = 0 | 2.2 V | | 0.52 | 1.05 | mA | | I <sub>ADC10</sub> | (see Note 6) | t <sub>(sample)</sub> = 8xADC10CLK,<br>ADC10DIV=0 | 3 V | | 0.6 | 1.2 | IIIA | | I <sub>REF</sub> | Supply current for reference without reference buffer (see Note 7) | fADC10CLK = 5 MHz<br>ADC10ON = 0,<br>REFON = 1, REF2_5V = x | 2.2 V/3 V | | 0.25 | 0.4 | mA | | | Supply current for | fADC10CLK = 5 MHz | ADC10SR = 0 | | 1.1 | 1.4 | ^ | | IREFB | reference buffer<br>(see Note 7) | ADC10ON = 0,<br>REFON = 1, REF2_5V = 0 | ADC10SR = 1 | | 0.46 | 0.55 | mA | <sup>†</sup> Not production tested, limits characterized NOTES: 1. The leakage current is defined in the leakage current table with Px.x/Ax parameter. - 2. The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced accuracy requirements. - 3. The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced accuracy requirements. - 4. The accuracy limits minimum external differential reference voltage. Lower differential reference voltage levels may be applied with reduced accuracy requirements. - 5. The analog input voltage range must be within the selected reference voltage range $V_{R+}$ to $V_{R-}$ for valid conversion results. - 6. The internal reference supply current is not included in current consumption parameter I<sub>ADC10</sub>. - 7. The internal reference current is supplied via terminal V<sub>CC</sub>. Consumption is independent of the ADC10ON control bit, unless a conversion is active. The REFON bit enables to settle the built-in reference before starting an A/D conversion. <sup>‡</sup> Not production tested, limits verified by design # electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued) #### 10-bit ADC, reference parameters | PA | RAMETER | TEST CONDITIONS | | | NOM | MAX | UNIT | |---------------------|------------------------------------------------------|----------------------------------------------------------------------------------------|-----------|--|-----|------|--------| | IveREF+ | Static input current (see Note 1) | 0 V ≤V <sub>eREF+</sub> ≤ V <sub>CC</sub> | 2.2 V/3 V | | | ±1 | μΑ | | IVREF-/VeREF- | Static input current (see Note 1) | 0 V ≤ V <sub>eREF</sub> - ≤ V <sub>CC</sub> | 2.2 V/3 V | | | ±1 | μА | | C <sub>VREF+</sub> | Capacitance at pin<br>V <sub>REF+</sub> (see Note 2) | REFOUT = 1, I <sub>VREF+</sub> ≤±1 mA | 2.2 V/3 V | | | 100 | pF | | C <sub>i</sub> ‡ | Input capacitance (see Note 3) | Only one terminal can be selected at one time | 2.2 V | | | 27 | pF | | z <sub>i</sub> ‡ | Input MUX ON resistance(see Note 3) | $0 \text{ V} \leq \text{V}_{Ax} \leq \text{V}_{CC}$ | 3 V | | | 2000 | Ω | | T <sub>REF+</sub> † | Temperature coefficient of built-in reference | I <sub>VREF</sub> + is a constant in the range of<br>0 mA ≤ I <sub>VREF</sub> + ≤ 1 mA | 2.2 V/3 V | | | ±100 | ppm/°C | <sup>†</sup> Not production tested, limits characterized NOTES: 1. The external reference is used during conversion to charge and discharge the capacitance array. The dynamic impedance should follow the recommendations on analog-source impedance to allow the charge to settle for 10-bit accuracy. - 2. The capacitance applied to the internal buffer operational amplifier, if switched to terminal P2.4/TA2/A4/V<sub>REF+</sub> (REFOUT=1), must be limited; the reference buffer may become unstable otherwise. - 3. The input capacitance is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 10-bit accuracy. All INL and DNL tests use capacitors between pins V<sub>CC</sub> and V<sub>SS</sub>: 10-μF tantalum and 100-nF ceramic. <sup>‡</sup> Not production tested, limits verified by design # electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued) # 10-bit ADC, timing parameters | P/ | ARAMETER | TEST CONDITION | IS | | MIN | NOM | MAX | UNIT | |-----------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------|-----------------------------|-----|------|-------| | | Settle time of internal reference voltage and | IVREF+ = 0.5 mA,<br>VREF+ = 1.5 V, V <sub>CC</sub> = 3.6 V,<br>REFON 0 -> 1 | V <sub>REF+</sub> = 1.5 V, V <sub>CC</sub> = 3.6 V, | | | | 30 | μs | | <sup>t</sup> REF(ON) <sup>†</sup> | VREF+<br>(see Note 1) | I <sub>VREF+</sub> = 0.5 mA, | ADC108 | SR = 0 | | | 8.0 | | | | | $V_{REF+} = 1.5 \text{ V}, V_{CC} = 2.2 \text{ V},$<br>REFON = 1 | ADC10SR = 1 | | | | 2.5 | μs | | | | Error of conversion result | ADC108 | SR = 0 | 0.450 | | 6.3 | MI I- | | f(ADC10CLK) | | ≤1 LSB | ADC105 | ADC10SR = 1 | | | 1.5 | MHz | | f(ADC10OSC) | | ADC10DIV=0 [f(ADC10CLK)<br>=f(ADC10OSC)] | | 2.2 V/<br>3 V | 3.7 | | 6.3 | MHz | | | Conversion time | Internal oscillator,<br>fOSC = 3.7 MHz to 6.3 MHz | | 2.2 V/<br>3 V | 2.06 | | 3.51 | μs | | <sup>t</sup> CONVERT | Conversion time $VCC(min) \le VCC \le VCC(max)$ , External $f_{ADC10CLK}$ from ACLK or MCLK or SMCLK: ADC10SSEL $\ne 0$ | | or | | 13×ADC10DIV×<br>1/fADC10CLK | | μs | | | tADC10ON <sup>‡</sup> | Settle time of the ADC | $V_{CC(min)} \le V_{CC} \le V_{CC(max)}$ (se | $V_{CC(min)} \le V_{CC} \le V_{CC(max)}$ (see Note 2) | | | | 100 | ns | | tot | Sampling time | VCC(min) ≤VCC ≤ VCC(max) | | 3 V | 1400 | | | ns | | <sup>t</sup> Sample <sup>‡</sup> | Sampling time | $R_i(\text{source}) = 400 \Omega_i$ , $Z_i = 2000 \Omega_i$ , $C_i = 20 \text{ pF}$ , (see Note 3) | $R_{i(source)} = 400 \Omega$ , $Z_i = 2000 \Omega$ , $C_i = 20 pF$ , (see Note 3) | | 1400 | | | 115 | <sup>†</sup> Not production tested, limits characterized NOTES: 1. The condition is that the error in a conversion started after $t_{REF(ON)}$ is less than $\pm 0.5$ LSB. 3. Eight Tau ( $\tau$ ) are needed to get an error of less than $\pm 0.5$ LSB. t<sub>Sample</sub> = 8 x (Ri + Zi) x Ci+ 800 ns @ ADC10SR = 0 t<sub>Sample</sub> = 8 x (Ri + Zi) x Ci+ 2.5 μs @ ADC10SR = 1 <sup>‡</sup> Not production tested, limits verified by design <sup>2.</sup> The condition is that the error in a conversion started after tancologies than ±0.5 LSB. The reference and input signal are already settled. # electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued) # 10-bit ADC, linearity parameters | | PARAMETER | TEST CONDITIONS | | MIN | NOM | MAX | UNIT | |------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------|-----|------|-----------|------| | _ | lata anal lia a aritu arman | $1.4 \text{ V} \le (\text{V}_{\text{eREF+}} - \text{V}_{\text{REF-}}/\text{V}_{\text{eREF-}}) \text{ min} \le 1.6 \text{ V}$ | 0.0.1/0.1/ | | | ±1 | - O | | E <sub>(I)</sub> | Integral linearity error | $1.6 \text{ V} < [\text{V}_{\text{eREF+}} - \text{V}_{\text{REF-}}/\text{V}_{\text{eREF-}}] \text{ min } \leq [\text{V}_{\text{CC}}]$ | 2.2 V/3 V | | | ±1 | LSB | | ED | Differential linearity error | (VeREF+-VREF-VeREF-)min≤(VeREF+-VREF-VeREF-) | 2.2 V/3 V | | | ±1 | LSB | | EO | Offset error | (VeREF+ $^-$ VREF- $^-$ VeREF-)min $\le$ (VeREF+ $^-$ VREF- $^-$ VeREF-), Internal impedance of source R <sub>i</sub> < 100 $\Omega$ , | 2.2 V/3 V | | ±2 | ±4 | LSB | | EG | Gain error | (VeREF+-VREF-VeREF-)min < (VeREF+-VREF-VeREF-) | 2.2 V/3 V | | ±1.1 | <u>±2</u> | LSB | | ET | Total unadjusted error | (VeREF+-VREF-VeREF-)min≤(VeREF+-VREF-VeREF-) | 2.2 V/3 V | | ±2 | ±5 | LSB | ## 10-bit ADC, temperature sensor and built-in Vmid | | PARAMETER | TEST CONDITIONS | | MIN | NOM | MAX | UNIT | |------------------------------------------|---------------------------------------|--------------------------------------------|-------|-----|------|----------|-------| | | Operating supply current into | V <sub>REFON</sub> = 0, INCH = 0Ah, | | | 40 | 120 | | | ISENSOR | V <sub>CC</sub> terminal (see Note 1) | ADC10ON=NA, T <sub>A</sub> = 25°C | 3 V | | 60 | 160 | μΑ | | t | | ADC10ON = 1, INCH = 0Ah, | 2.2 V | | 986 | 986±5% | >/ | | V <sub>SENSOR</sub> † | | T <sub>A</sub> = 0°C | 3 V | | 986 | 986±5% | mV | | T0 | | ADC400NL 4 INCLL 0AL | 2.2 V | | 3.55 | 3.55±3% | \//00 | | TC <sub>SENSOR</sub> † | | ADC100N = 1, INCH = 0Ah | 3 V | | 3.55 | 3.55±3% | mV/°C | | <b>.</b> + | Sample time required if channel | ADC10ON = 1, INCH = 0Ah, | 2.2 V | 30 | | | | | <sup>t</sup> SENSOR(sample) <sup>T</sup> | 10 is selected (see Note 2) | Error of conversion result ≤ 1 LSB | 3 V | 30 | | | μ\$ | | | Ourse at intendicidan at abancal 44 | ADC10ON = 1, INCH = 0Bh, | 2.2 V | | | NA | ^ | | IVMID | Current into divider at channel 11 | (see Note 3) | 3 V | | | NA | μΑ | | V | V divides at abases 144 | ADC10ON = 1, INCH = 0Bh, | 2.2 V | | 1.1 | 1.1±0.04 | M | | V <sub>MID</sub> | V <sub>CC</sub> divider at channel 11 | V <sub>MID</sub> is ~0.5 x V <sub>CC</sub> | 3 V | | 1.5 | 1.5±0.04 | > | | to | On-time if channel 11 is selected | ADC10ON = 1, INCH = 0Bh, | 2.2 V | | | NA | ns | | tON(VMID) | (see Note 4) | Error of conversion result ≤ 1 LSB | 3 V | | | NA | 115 | <sup>†</sup> Not production tested, limits characterized NOTES: 1. The sensor current I<sub>SENSOR</sub> is consumed if (ADC100N = 1 and V<sub>REFON</sub>=1), or (ADC100N=1 and INCH=0Ah and sample signal is high). Therefore it includes the constant current through the sensor and the reference. - 2. The typical equivalent impedance of the sensor is 51 kΩ. The sample time needed is the sensor-on time tSENSOR(ON) - 3. No additional current is needed. The V<sub>MID</sub> is used during sampling. - 4. The on-time ton(VMID) is identical to sampling time tsample; no additional on time is needed. <sup>‡</sup> Not production tested, limits verified by design # electrical characteristics over recommended operating free-air temperature (unless otherwise noted) (continued) #### JTAG, program memory and fuse | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |--------------------------|------------------------------------------------------|-------------------------------|-----|-----------------|-----|--------| | _ | TCV fragues and ITAC (host (and Note 2) | V <sub>CC</sub> = 2.2 V | dc | | 5 | N41.1- | | <sup>f</sup> (TCK) | TCK frequency, JTAG/test (see Note 3) | V <sub>CC</sub> = 3 V | dc | | 10 | MHz | | VCC(FB) | Supply voltage during fuse blow condition | T <sub>A</sub> = 25°C | 2.5 | | | V | | V <sub>(FB)</sub> | Fuse blow voltage (see Notes 1 and 2) | | 6 | | 7 | V | | I <sub>(FB)</sub> | Supply current on TEST during fuse blow (see Note 2) | | | | 100 | mA | | t(FB) | Time to blow the fuse (see Note 2) | | | | 1 | ms | | I(DD-PGM) | Current during program cycle (see Note 4) | V <sub>CC</sub> = 2.7 V/3.6 V | | 3 | 5 | mA | | I(DD-ERASE) | Current during erase cycle (see Note 4) | V <sub>CC</sub> = 2.7 V/3.6 V | | 3 | 7 | mA | | <b>t</b> e | Write/erase cycles | | 104 | 10 <sup>5</sup> | | | | <sup>t</sup> (retention) | Data retention T <sub>J</sub> = 25°C | | 100 | | | Year | NOTES: 1. The power source to blow the fuse is applied to TEST pin. - 2. Once the JTAG fuse is blown, no further access to the MSP430 JTAG/test feature is possible. The JTAG block is switched to bypass - 3. f(TCK) may be restricted to meet the timing requirements of the module selected. - 4. Duration of the program/erase cycle is determined by f(FTG) applied to the flash timing controller. It can be calculated as follows: $\begin{array}{l} t(\text{word write}) = 35 \times 1/f(\text{FTG}) \\ t(\text{block write, byte 0}) = 30 \times 1/f(\text{FTG}) \\ t(\text{block write byte 1} - 63) = 20 \times 1/f(\text{FTG}) \end{array}$ t(block write end sequence) = 6 x 1/f(FTG) $t(mass erase) = 5297 \times 1/f(FTG)$ $t(segment erase) = 4819 \times 1/f(FTG)$ # input/output schematic # Port P1, P1.0 to P1.3, input/output with Schmitt-trigger NOTE: x = Bit/identifier, 0 to 3 for port P1 | PnSel.x | PnDIR.x | DIRECTION<br>CONTROL FROM<br>MODULE | PnOUT.x | MODULE X OUT | PnlN.x | MODULE X IN | PnIE.x | PnIFG.x | PnlES.x | |---------|---------|-------------------------------------|---------|--------------------------|--------|--------------------|--------|---------|---------| | P1Sel.0 | P1DIR.0 | P1DIR.0 | P1OUT.0 | ADC10CLK | P1IN.0 | TACLK <sup>†</sup> | P1IE.0 | P1IFG.0 | P1IES.0 | | P1Sel.1 | P1DIR.1 | P1DIR.1 | P1OUT.1 | Out0 signal† | P1IN.1 | CCI0A <sup>†</sup> | P1IE.1 | P1IFG.1 | P1IES.1 | | P1Sel.2 | P1DIR.2 | P1DIR.2 | P1OUT.2 | Out1 signal <sup>†</sup> | P1IN.2 | CCI1A <sup>†</sup> | P1IE.2 | P1IFG.2 | P1IES.2 | | P1Sel.3 | P1DIR.3 | P1DIR.3 | P1OUT.3 | Out2 signal <sup>†</sup> | P1IN.3 | CCI2A† | P1IE.3 | P1IFG.3 | P1IES.3 | <sup>†</sup> Signal from or to Timer\_A Port P1, P1.4 to P1.7, input/output with Schmitt-trigger and in-system access features | PnSel.x | PnDIR.x | DIRECTION<br>CONTROL<br>FROM MODULE | PnOUT.x | MODULE X OUT | PnIN.x | MODULE X IN | PnIE.x | PnIFG.x | PnIES.x | |---------|---------|-------------------------------------|---------|--------------------------|--------|-------------|--------|---------|---------| | P1Sel.4 | P1DIR.4 | P1DIR.4 | P1OUT.4 | SMCLK | P1IN.4 | unused | P1IE.4 | P1IFG.4 | P1IES.4 | | P1Sel.5 | P1DIR.5 | P1DIR.5 | P1OUT.5 | Out0 signal† | P1IN.5 | unused | P1IE.5 | P1IFG.5 | P1IES.5 | | P1Sel.6 | P1DIR.6 | P1DIR.6 | P1OUT.6 | Out1 signal <sup>†</sup> | P1IN.6 | unused | P1IE.6 | P1IFG.6 | P1IES.6 | | P1Sel.7 | P1DIR.7 | P1DIR.7 | P1OUT.7 | Out2 signal <sup>†</sup> | P1IN.7 | unused | P1IE.7 | P1IFG.7 | P1IES.7 | <sup>†</sup> Signal from or to Timer\_A # Port P2, P2.0 to P2.2, input/output with Schmitt-trigger NOTE: $0 \le x \le 2$ | PnSel.x | PnDIR.x | DIRECTION<br>CONTROL<br>FROM MODULE | PnOUT.x | MODULE X OUT | PnIN.x | MODULE X IN | PnIE.x | PnIFG.x | PnIES.x | |---------|---------|-------------------------------------|---------|-------------------|--------|--------------------|--------|---------|---------| | P2Sel.0 | P2DIR.0 | P2DIR.0 | P2OUT.0 | ACLK <sup>†</sup> | P2IN.0 | unused | P2IE.0 | P2IFG.0 | P1IES.0 | | P2Sel.1 | P2DIR.1 | P2DIR.1 | P2OUT.1 | V <sub>SS</sub> | P2IN.1 | INCLK <sup>†</sup> | P2IE.1 | P2IFG.1 | P1IES.1 | | P2Sel.2 | P2DIR.2 | P2DIR.2 | P2OUT.2 | OUT0 signal† | P2IN.2 | CCI0B† | P2IE.2 | P2IFG.2 | P1IES.2 | † Timer\_A # Port P2, P2.3 to P2.4, input/output with Schmitt-trigger # Port P2, P2.3 to P2.4, input/output with Schmitt-trigger (continued) | PnSel.x | PnDIR.x | DIRECTION<br>CONTROL<br>FROM MODULE | PnOUT.x | MODULE X OUT | PnIN.x | MODULE X IN | PnIE.x | PnIFG.x | PnIES.x | |---------|---------|-------------------------------------|---------|--------------------------|--------|--------------------|--------|---------|---------| | P2Sel.3 | P2DIR.3 | P2DIR.3 | P2OUT.3 | Out1 signal <sup>†</sup> | P2IN.3 | CCI1B <sup>†</sup> | P2IE.3 | P2IFG.3 | P1IES.3 | | P2Sel.4 | P2DIR.4 | P2DIR.4 | P2OUT.4 | Out2 signal <sup>†</sup> | P2IN.4 | Unused | P2IE.4 | P2IFG.4 | P1IES.4 | <sup>†</sup> Timer\_A # Port P2, P2.5, input/output with Schmitt-trigger and R<sub>OSC</sub> function for the Basic Clock Module | PnSel.x | PnDIR.x | DIRECTION<br>CONTROL<br>FROM MODULE | PnOUT.x | MODULE X OUT | PnIN.x | MODULE X IN | PnIE.x | PnIFG.x | PnlES.x | |---------|---------|-------------------------------------|---------|--------------|--------|-------------|--------|---------|---------| | P2Sel.5 | P2DIR.5 | P2DIR.5 | P2OUT.5 | $V_{SS}$ | P2IN.5 | unused | P2IE.5 | P2IFG.5 | P2IES.5 | # Port P2, unbonded bits P2.6 and P2.7 NOTE: x = Bit/identifier, 6 to 7 for port P2 without external pins | P2Sel.x | P2DIR.x | DIRECTION<br>CONTROL<br>FROM MODULE | P2OUT.x | MODULE X OUT | P2IN.x | MODULE X IN | P2IE.x | P2IFG.x | P2IES.x | |---------|---------|-------------------------------------|---------|-----------------|--------|-------------|--------|---------|---------| | P2Sel.6 | P2DIR.6 | P2DIR.6 | P2OUT.6 | V <sub>SS</sub> | P2IN.6 | unused | P2IE.6 | P2IFG.6 | P2IES.6 | | P2Sel.7 | P2DIR.7 | P2DIR.7 | P2OUT.7 | $V_{SS}$ | P2IN.7 | unused | P2IE.7 | P2IFG.7 | P2IES.7 | NOTE: Unbonded bits 6 and 7 of port P2 can be used as interrupt flags. Only software can affect the interrupt flags. They work as software interrupts. # port P3, P3.0, P3.6 and P3.7 input/output with Schmitt-trigger NOTE: x (0,6,7) | PnSel.x | PnDIR.x | Direction Control<br>From Module | PnOUT.x | Module X OUT | PnIN.x | Module X IN | |---------|---------|----------------------------------|---------|-----------------|--------|-------------------| | P3Sel.0 | P3DIR.0 | V <sub>SS</sub> | P3OUT.0 | V <sub>SS</sub> | P3IN.0 | STE0 <sup>†</sup> | | P3Sel.6 | P3DIR.1 | P3DIR.6 | P3OUT.6 | $V_{SS}$ | P3IN.6 | Unused | | P3Sel.7 | P3DIR.2 | P3DIR.7 | P3OUT.7 | V <sub>SS</sub> | P3IN.7 | Unused | †USART0 # port P3, P3.1 input/output with Schmitt-trigger # port P3, P3.2, input/output with Schmitt-trigger # port P3, P3.3, input/output with Schmitt-trigger NOTE: UART mode: The UART clock can only be an input. If UART mode and UART function are selected, the P3.3/UCLK0 is always an input. SPI, slave mode: The clock applied to UCLK0 is used to shift data in and out. SPI, master mode: The clock to shift data in and out is supplied to connected devices on pin P3.3/UCLK0 (in slave mode). ## port P3, P3.4, and P3.5 input/output with Schmitt-trigger | PnSel.x | PnDIR.x | DIRECTION<br>CONTROL<br>FROM MODULE | PnOUT.x | MODULE X OUT | PnlN.x | MODULE X IN | |---------|---------|-------------------------------------|---------|--------------|--------|-------------| | P3Sel.4 | P3DIR.4 | V <sub>CC</sub> | P3OUT.4 | UTXD0† | P3IN.4 | Unused | | P3Sel.5 | P3DIR.5 | $V_{SS}$ | P3OUT.5 | $V_{SS}$ | P3IN.5 | URXD0‡ | <sup>†</sup> Output from USART0 module <sup>‡</sup> Input to USART0 module #### JTAG fuse check mode MSP430 devices that have the fuse on the TEST terminal have a fuse check mode that tests the continuity of the fuse the first time the JTAG port is accessed after a power-on reset (POR). When activated, a fuse check current, $I_{TF}$ , of 1 mA at 3 V, 2.5 mA at 5 V can flow from the TEST pin to ground if the fuse is not burned. Care must be taken to avoid accidentally activating the fuse check mode and increasing overall system power consumption. When the TEST pin is taken back low after a test or programming session, the fuse check mode and sense currents are terminated. Activation of the fuse check mode occurs with the first negative edge on the TMS pin after power up or if TMS is being held low during power up. The second positive edge on the TMS pin deactivates the fuse check mode. After deactivation, the fuse check mode remains inactive until another POR occurs. After each POR the fuse check mode has the potential to be activated. The fuse check current will only flow when the fuse check mode is active and the TMS pin is in a low state (see Figure 10). Therefore, the additional current flow can be prevented by holding the TMS pin high (default condition). Figure 10. Fuse Check Mode Current, MSP430F11x2, MSP430F12x2 The JTAG pins are terminated internally, and therefore do not require external termination. #### NOTE: The CODE and RAM data protection is ensured if the JTAG fuse is blown and the 256-bit bootloader access key is used. Also, see the *bootstrap loader* section for more information. #### **MECHANICAL DATA** # DW (R-PDSO-G\*\*) #### **16 PINS SHOWN** # PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 #### PW (R-PDSO-G\*\*) # 14 PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2003, Texas Instruments Incorporated