网站首页
IC库存
IC展台
电子资讯
技术资料
PDF文档
我的博客
IC72论坛
ic72 logo
搜索关键字: 所有资讯 行业动态 市场趋势 政策法规 新品发布 技术资讯 价格快报 展会资讯
  • 达普IC芯片交易网 > 新闻中心 > 解决方案 > 正文
  • RSS
  • ST LSM320HAY30 3D数字线性加速度传感方案
    http://www.ic72.com 发布时间:2009/12/30 14:21:49

        TI 公司的SN75LVDS83B是FlatLink发送器,包括有四个7位并行负载串行输出的移为寄存器,7X时钟合成器,以及5个LVDS线路驱动器,可以把28位单端LVTTL数据同步地在5个平衡对导体上发送,由兼任的接收器接收如SN75LVDS82和集成了LVDS接收器的LCD屏.数据传输速率高达135M像素/秒,像素时肿范围从10MHz到135MHz,工作电压3.3V,75MHz时的功耗为170mW,可用于LCD屏驱动器,UMPC和笔记本电脑以及数码相框等.

        The SN75LVDS83B FlatLink? transmitter contains four 7-bit parallel-load serial-out shift registers, a 7X clock synthesizer, and five Low-Voltage Differential Signaling (LVDS) line drivers in a single integrated circuit. These functions allow 28 bits of single-ended LVTTL data to be synchronously transmitted over five balanced-pair conductors for receipt by a compatible receiver, such as the SN75LVDS82 and LCD panels with integrated LVDS receiver.

        When transmitting, data bits D0 through D27 are each loaded into registers upon the edge of the input clock signal (CLKIN). The rising or falling edge of the clock can be selected via the clock select (CLKSEL) pin. The frequency of CLKIN is multiplied seven times, and then used to unload the data registers in 7-bit slices and serially. The four serial streams and a phase-locked clock (CLKOUT) are then output to LVDS output drivers. The frequency of CLKOUT is the same as the input clock, CLKIN.

        The SN75LVDS83B requires no external components and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The only user intervention is selecting a clock rising edge by inputting a high level to CLKSEL or a falling edge with a low-level input, and the possible use of the Shutdown/Clear (SHTDN). SHTDN is an active-low input to inhibit the clock, and shut off the LVDS output drivers for lower power consumption. A low-level on this signal clears all internal registers to a low-level.

        The SN75LVDS83B is characterized for operation over ambient air temperatures of -10℃ to 70℃.

        SN75LVDS83B主要特性:

        LVDS Display Serdes Interfaces Directly to LCD Display Panels with Integrated LVDS

        Package Options: 4.5mm x 7mm BGA, and 8.1mm x 14mm TSSOP

        1.8V up to 3.3V Tolerant Data Inputs to Connect Directly to Low-Power, Low-Voltage Application and Graphic Processors

        Transfer Rate up to 135Mpps (Mega Pixel Per Second); Pixel Clock Frequency Range 10MHz to 135MHz

        Suited for Display Resolutions Ranging From HVGA up to HD With Low EMI

        Operates From a Single 3.3V Supply and 170mW (typ.) at 75MHz

        28 Data Channels Plus Clock In Low-Voltage TTL to 4 Data Channels Plus Clock Out Low-Voltage Differential

        Consumes Less Than 1mW When Disabled

        Selectable Rising or Falling Clock Edge Triggered Inputs

        ESD: 5kV HBM

        Support Spread Spectrum Clocking (SSC)

        Compatible with all OMAP?2x, OMAP?3x, and DaVinci? Application Processors

        SN75LVDS83B应用:

        LCD Display Panel Driver

        UMPC and Netbook PC

        Digital Picture Frame


    www.ic72.com 达普IC芯片交易网
  • 行业动态
  • 市场趋势
  • 政策法规
  • 新品发布
  • Baidu

    IC快速检索:abcdefghijklmnopqrstuvwxyz0123456789
    COPYRIGHT:(1998-2010) IC72 达普IC芯片交易网
    客户服务:service@IC72.com 库存上载:IC72@IC72.com
    (北京)联系方式: 在线QQ咨询:点击这里给我发消息 联系电话:010-82614113 传真:010-82614123
    京ICP备06008810号-21 京公网安备 11010802032910 号 企业资质